0x40012400: Analog to digital converter
88/88 fields covered. Toggle Registers.
control register 1
Offset: 0x8, reset: 0x00000000, access: read-write
14/14 fields covered.
Bits 12-14: External trigger select for inserted channel.
Allowed values:
0: Timer0Trgo: Timer 0 TRGO event
1: Timer0Ch3: Timer 0 channel 3 event
2: Timer1Trgo: Timer 1 TRGO event
3: Timer1Ch0: Timer 1 channel 0 event
4: Timer2Ch2: Timer 2 channel 3 event
5: Timer14Trgo: Timer 14 TRGO event
6: Exti15: EXTI line 15
7: Swicst: SWICST
Bits 17-19: External trigger select for regular channel.
Allowed values:
0: Timer0Ch0: Timer 0 channel 0 event
1: Timer0Ch1: Timer 0 channel 1 event
2: Timer0Ch2: Timer 0 channel 2 event
3: Timer1Ch1: Timer 1 channel 1 event
4: Timer2Trgo: Timer 2 TRGO event
5: Timer14Ch0: Timer 14 channel 0 event
6: Exti11: EXTI line 11
7: Swrcst: SWRCST
Sampling time register 1
Offset: 0xC, reset: 0x00000000, access: read-write
9/9 fields covered.
Bits 0-2: Channel 10 sample time selection.
Allowed values:
0: Cycles1_5: 1.5 ADC clock cycles
1: Cycles7_5: 7.5 ADC clock cycles
2: Cycles13_5: 13.5 ADC clock cycles
3: Cycles28_5: 28.5 ADC clock cycles
4: Cycles41_5: 41.5 ADC clock cycles
5: Cycles55_5: 55.5 ADC clock cycles
6: Cycles71_5: 71.5 ADC clock cycles
7: Cycles239_5: 239.5 ADC clock cycles
Bits 3-5: Channel 11 sample time selection.
Allowed values:
0: Cycles1_5: 1.5 ADC clock cycles
1: Cycles7_5: 7.5 ADC clock cycles
2: Cycles13_5: 13.5 ADC clock cycles
3: Cycles28_5: 28.5 ADC clock cycles
4: Cycles41_5: 41.5 ADC clock cycles
5: Cycles55_5: 55.5 ADC clock cycles
6: Cycles71_5: 71.5 ADC clock cycles
7: Cycles239_5: 239.5 ADC clock cycles
Bits 6-8: Channel 12 sample time selection.
Allowed values:
0: Cycles1_5: 1.5 ADC clock cycles
1: Cycles7_5: 7.5 ADC clock cycles
2: Cycles13_5: 13.5 ADC clock cycles
3: Cycles28_5: 28.5 ADC clock cycles
4: Cycles41_5: 41.5 ADC clock cycles
5: Cycles55_5: 55.5 ADC clock cycles
6: Cycles71_5: 71.5 ADC clock cycles
7: Cycles239_5: 239.5 ADC clock cycles
Bits 9-11: Channel 13 sample time selection.
Allowed values:
0: Cycles1_5: 1.5 ADC clock cycles
1: Cycles7_5: 7.5 ADC clock cycles
2: Cycles13_5: 13.5 ADC clock cycles
3: Cycles28_5: 28.5 ADC clock cycles
4: Cycles41_5: 41.5 ADC clock cycles
5: Cycles55_5: 55.5 ADC clock cycles
6: Cycles71_5: 71.5 ADC clock cycles
7: Cycles239_5: 239.5 ADC clock cycles
Bits 12-14: Channel 14 sample time selection.
Allowed values:
0: Cycles1_5: 1.5 ADC clock cycles
1: Cycles7_5: 7.5 ADC clock cycles
2: Cycles13_5: 13.5 ADC clock cycles
3: Cycles28_5: 28.5 ADC clock cycles
4: Cycles41_5: 41.5 ADC clock cycles
5: Cycles55_5: 55.5 ADC clock cycles
6: Cycles71_5: 71.5 ADC clock cycles
7: Cycles239_5: 239.5 ADC clock cycles
Bits 15-17: Channel 15 sample time selection.
Allowed values:
0: Cycles1_5: 1.5 ADC clock cycles
1: Cycles7_5: 7.5 ADC clock cycles
2: Cycles13_5: 13.5 ADC clock cycles
3: Cycles28_5: 28.5 ADC clock cycles
4: Cycles41_5: 41.5 ADC clock cycles
5: Cycles55_5: 55.5 ADC clock cycles
6: Cycles71_5: 71.5 ADC clock cycles
7: Cycles239_5: 239.5 ADC clock cycles
Bits 18-20: Channel 16 sample time selection.
Allowed values:
0: Cycles1_5: 1.5 ADC clock cycles
1: Cycles7_5: 7.5 ADC clock cycles
2: Cycles13_5: 13.5 ADC clock cycles
3: Cycles28_5: 28.5 ADC clock cycles
4: Cycles41_5: 41.5 ADC clock cycles
5: Cycles55_5: 55.5 ADC clock cycles
6: Cycles71_5: 71.5 ADC clock cycles
7: Cycles239_5: 239.5 ADC clock cycles
Bits 21-23: Channel 17 sample time selection.
Allowed values:
0: Cycles1_5: 1.5 ADC clock cycles
1: Cycles7_5: 7.5 ADC clock cycles
2: Cycles13_5: 13.5 ADC clock cycles
3: Cycles28_5: 28.5 ADC clock cycles
4: Cycles41_5: 41.5 ADC clock cycles
5: Cycles55_5: 55.5 ADC clock cycles
6: Cycles71_5: 71.5 ADC clock cycles
7: Cycles239_5: 239.5 ADC clock cycles
Bits 24-26: Channel 18 sample time selection.
Allowed values:
0: Cycles1_5: 1.5 ADC clock cycles
1: Cycles7_5: 7.5 ADC clock cycles
2: Cycles13_5: 13.5 ADC clock cycles
3: Cycles28_5: 28.5 ADC clock cycles
4: Cycles41_5: 41.5 ADC clock cycles
5: Cycles55_5: 55.5 ADC clock cycles
6: Cycles71_5: 71.5 ADC clock cycles
7: Cycles239_5: 239.5 ADC clock cycles
Sampling time register 2
Offset: 0x10, reset: 0x00000000, access: read-write
10/10 fields covered.
Bits 0-2: Channel 0 sample time selection.
Allowed values:
0: Cycles1_5: 1.5 ADC clock cycles
1: Cycles7_5: 7.5 ADC clock cycles
2: Cycles13_5: 13.5 ADC clock cycles
3: Cycles28_5: 28.5 ADC clock cycles
4: Cycles41_5: 41.5 ADC clock cycles
5: Cycles55_5: 55.5 ADC clock cycles
6: Cycles71_5: 71.5 ADC clock cycles
7: Cycles239_5: 239.5 ADC clock cycles
Bits 3-5: Channel 1 sample time selection.
Allowed values:
0: Cycles1_5: 1.5 ADC clock cycles
1: Cycles7_5: 7.5 ADC clock cycles
2: Cycles13_5: 13.5 ADC clock cycles
3: Cycles28_5: 28.5 ADC clock cycles
4: Cycles41_5: 41.5 ADC clock cycles
5: Cycles55_5: 55.5 ADC clock cycles
6: Cycles71_5: 71.5 ADC clock cycles
7: Cycles239_5: 239.5 ADC clock cycles
Bits 6-8: Channel 2 sample time selection.
Allowed values:
0: Cycles1_5: 1.5 ADC clock cycles
1: Cycles7_5: 7.5 ADC clock cycles
2: Cycles13_5: 13.5 ADC clock cycles
3: Cycles28_5: 28.5 ADC clock cycles
4: Cycles41_5: 41.5 ADC clock cycles
5: Cycles55_5: 55.5 ADC clock cycles
6: Cycles71_5: 71.5 ADC clock cycles
7: Cycles239_5: 239.5 ADC clock cycles
Bits 9-11: Channel 3 sample time selection.
Allowed values:
0: Cycles1_5: 1.5 ADC clock cycles
1: Cycles7_5: 7.5 ADC clock cycles
2: Cycles13_5: 13.5 ADC clock cycles
3: Cycles28_5: 28.5 ADC clock cycles
4: Cycles41_5: 41.5 ADC clock cycles
5: Cycles55_5: 55.5 ADC clock cycles
6: Cycles71_5: 71.5 ADC clock cycles
7: Cycles239_5: 239.5 ADC clock cycles
Bits 12-14: Channel 4 sample time selection.
Allowed values:
0: Cycles1_5: 1.5 ADC clock cycles
1: Cycles7_5: 7.5 ADC clock cycles
2: Cycles13_5: 13.5 ADC clock cycles
3: Cycles28_5: 28.5 ADC clock cycles
4: Cycles41_5: 41.5 ADC clock cycles
5: Cycles55_5: 55.5 ADC clock cycles
6: Cycles71_5: 71.5 ADC clock cycles
7: Cycles239_5: 239.5 ADC clock cycles
Bits 15-17: Channel 5 sample time selection.
Allowed values:
0: Cycles1_5: 1.5 ADC clock cycles
1: Cycles7_5: 7.5 ADC clock cycles
2: Cycles13_5: 13.5 ADC clock cycles
3: Cycles28_5: 28.5 ADC clock cycles
4: Cycles41_5: 41.5 ADC clock cycles
5: Cycles55_5: 55.5 ADC clock cycles
6: Cycles71_5: 71.5 ADC clock cycles
7: Cycles239_5: 239.5 ADC clock cycles
Bits 18-20: Channel 6 sample time selection.
Allowed values:
0: Cycles1_5: 1.5 ADC clock cycles
1: Cycles7_5: 7.5 ADC clock cycles
2: Cycles13_5: 13.5 ADC clock cycles
3: Cycles28_5: 28.5 ADC clock cycles
4: Cycles41_5: 41.5 ADC clock cycles
5: Cycles55_5: 55.5 ADC clock cycles
6: Cycles71_5: 71.5 ADC clock cycles
7: Cycles239_5: 239.5 ADC clock cycles
Bits 21-23: Channel 7 sample time selection.
Allowed values:
0: Cycles1_5: 1.5 ADC clock cycles
1: Cycles7_5: 7.5 ADC clock cycles
2: Cycles13_5: 13.5 ADC clock cycles
3: Cycles28_5: 28.5 ADC clock cycles
4: Cycles41_5: 41.5 ADC clock cycles
5: Cycles55_5: 55.5 ADC clock cycles
6: Cycles71_5: 71.5 ADC clock cycles
7: Cycles239_5: 239.5 ADC clock cycles
Bits 24-26: Channel 8 sample time selection.
Allowed values:
0: Cycles1_5: 1.5 ADC clock cycles
1: Cycles7_5: 7.5 ADC clock cycles
2: Cycles13_5: 13.5 ADC clock cycles
3: Cycles28_5: 28.5 ADC clock cycles
4: Cycles41_5: 41.5 ADC clock cycles
5: Cycles55_5: 55.5 ADC clock cycles
6: Cycles71_5: 71.5 ADC clock cycles
7: Cycles239_5: 239.5 ADC clock cycles
Bits 27-29: Channel 9 sample time selection.
Allowed values:
0: Cycles1_5: 1.5 ADC clock cycles
1: Cycles7_5: 7.5 ADC clock cycles
2: Cycles13_5: 13.5 ADC clock cycles
3: Cycles28_5: 28.5 ADC clock cycles
4: Cycles41_5: 41.5 ADC clock cycles
5: Cycles55_5: 55.5 ADC clock cycles
6: Cycles71_5: 71.5 ADC clock cycles
7: Cycles239_5: 239.5 ADC clock cycles
Inserted channel data offset register 0
Offset: 0x14, reset: 0x00000000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
IOFF
rw |
Inserted channel data offset register 1
Offset: 0x18, reset: 0x00000000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
IOFF
rw |
Inserted channel data offset register 2
Offset: 0x1C, reset: 0x00000000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
IOFF
rw |
Inserted channel data offset register 3
Offset: 0x20, reset: 0x00000000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
IOFF
rw |
watchdog higher threshold register
Offset: 0x24, reset: 0x00000FFF, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
WDHT
rw |
watchdog lower threshold register
Offset: 0x28, reset: 0x00000000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
WDLT
rw |
injected data register 0
Offset: 0x3C, reset: 0x00000000, access: read-only
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
IDATAn
r |
injected data register 1
Offset: 0x40, reset: 0x00000000, access: read-only
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
IDATAn
r |
injected data register 2
Offset: 0x44, reset: 0x00000000, access: read-only
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
IDATAn
r |
injected data register 3
Offset: 0x48, reset: 0x00000000, access: read-only
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
IDATAn
r |
regular data register
Offset: 0x4C, reset: 0x00000000, access: read-only
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RDATA
r |
oversample control register
Offset: 0x80, reset: 0x00000000, access: read-write
4/4 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
TOVS
rw |
OVSS
rw |
OVSR
rw |
OVSEN
rw |
0x40006400: Controller area network
263/2061 fields covered. Toggle Registers.
Receive message FIFO0 register
Offset: 0xC, reset: 0x00000000, access: Unspecified
4/4 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RFD0
rw |
RFO0
rw |
RFF0
rw |
RFL0
r |
Receive message FIFO1 register
Offset: 0x10, reset: 0x00000000, access: Unspecified
4/4 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RFD1
rw |
RFO1
rw |
RFF1
rw |
RFL1
r |
Transmit mailbox property register 0
Offset: 0x184, reset: 0x00000000, access: read-write
3/3 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
TS
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
TSEN
rw |
DLENC
rw |
Transmit mailbox data0 register
Offset: 0x188, reset: 0x00000000, access: read-write
4/4 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
DB3
rw |
DB2
rw |
||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DB1
rw |
DB0
rw |
Transmit mailbox data1 register
Offset: 0x18C, reset: 0x00000000, access: read-write
4/4 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
DB7
rw |
DB6
rw |
||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DB5
rw |
DB4
rw |
Transmit mailbox property register
Offset: 0x194, reset: 0x00000000, access: read-write
3/3 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
TS
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
TSEN
rw |
DLENC
rw |
Transmit mailbox data0 register
Offset: 0x198, reset: 0x00000000, access: read-write
4/4 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
DB3
rw |
DB2
rw |
||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DB1
rw |
DB0
rw |
Transmit mailbox data1 register
Offset: 0x19C, reset: 0x00000000, access: read-write
4/4 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
DB7
rw |
DB6
rw |
||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DB5
rw |
DB4
rw |
Transmit mailbox property register
Offset: 0x1A4, reset: 0x00000000, access: read-write
3/3 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
TS
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
TSEN
rw |
DLENC
rw |
Transmit mailbox data0 register
Offset: 0x1A8, reset: 0x00000000, access: read-write
4/4 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
DB3
rw |
DB2
rw |
||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DB1
rw |
DB0
rw |
Transmit mailbox data1 register
Offset: 0x1AC, reset: 0x00000000, access: read-write
4/4 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
DB7
rw |
DB6
rw |
||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DB5
rw |
DB4
rw |
Receive FIFO mailbox property register
Offset: 0x1B4, reset: 0x00000000, access: read-only
3/3 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
TS
r |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FI
r |
DLENC
r |
Receive FIFO mailbox data0 register
Offset: 0x1B8, reset: 0x00000000, access: read-only
4/4 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
DB3
r |
DB2
r |
||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DB1
r |
DB0
r |
Receive FIFO mailbox data1 register
Offset: 0x1BC, reset: 0x00000000, access: read-only
4/4 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
DB7
r |
DB6
r |
||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DB5
r |
DB4
r |
Receive FIFO mailbox property register
Offset: 0x1C4, reset: 0x00000000, access: read-only
3/3 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
TS
r |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FI
r |
DLENC
r |
Receive FIFO mailbox data0 register
Offset: 0x1C8, reset: 0x00000000, access: read-only
4/4 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
DB3
r |
DB2
r |
||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DB1
r |
DB0
r |
Receive FIFO mailbox data1 register
Offset: 0x1CC, reset: 0x00000000, access: read-only
4/4 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
DB7
r |
DB6
r |
||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DB5
r |
DB4
r |
Filter control register
Offset: 0x200, reset: 0x2A1C0E01, access: read-write
2/2 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
HBC1F
rw |
FLD
rw |
Filter mode configuration register
Offset: 0x204, reset: 0x00000000, access: read-write
28/28 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FMOD27
rw |
FMOD26
rw |
FMOD25
rw |
FMOD24
rw |
FMOD23
rw |
FMOD22
rw |
FMOD21
rw |
FMOD20
rw |
FMOD19
rw |
FMOD18
rw |
FMOD17
rw |
FMOD16
rw |
||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FMOD15
rw |
FMOD14
rw |
FMOD13
rw |
FMOD12
rw |
FMOD11
rw |
FMOD10
rw |
FMOD9
rw |
FMOD8
rw |
FMOD7
rw |
FMOD6
rw |
FMOD5
rw |
FMOD4
rw |
FMOD3
rw |
FMOD2
rw |
FMOD1
rw |
FMOD0
rw |
Filter scale configuration register
Offset: 0x20C, reset: 0x00000000, access: read-write
28/28 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FS27
rw |
FS26
rw |
FS25
rw |
FS24
rw |
FS23
rw |
FS22
rw |
FS21
rw |
FS20
rw |
FS19
rw |
FS18
rw |
FS17
rw |
FS16
rw |
||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FS15
rw |
FS14
rw |
FS13
rw |
FS12
rw |
FS11
rw |
FS10
rw |
FS9
rw |
FS8
rw |
FS7
rw |
FS6
rw |
FS5
rw |
FS4
rw |
FS3
rw |
FS2
rw |
FS1
rw |
FS0
rw |
Filter associated FIFO register
Offset: 0x214, reset: 0x00000000, access: read-write
28/28 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FAF27
rw |
FAF26
rw |
FAF25
rw |
FAF24
rw |
FAF23
rw |
FAF22
rw |
FAF21
rw |
FAF20
rw |
FAF19
rw |
FAF18
rw |
FAF17
rw |
FAF16
rw |
||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FAF15
rw |
FAF14
rw |
FAF13
rw |
FAF12
rw |
FAF11
rw |
FAF10
rw |
FAF9
rw |
FAF8
rw |
FAF7
rw |
FAF6
rw |
FAF5
rw |
FAF4
rw |
FAF3
rw |
FAF2
rw |
FAF1
rw |
FAF0
rw |
Filter working register
Offset: 0x21C, reset: 0x00000000, access: read-write
28/28 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FW27
rw |
FW26
rw |
FW25
rw |
FW24
rw |
FW23
rw |
FW22
rw |
FW21
rw |
FW20
rw |
FW19
rw |
FW18
rw |
FW17
rw |
FW16
rw |
||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FW15
rw |
FW14
rw |
FW13
rw |
FW12
rw |
FW11
rw |
FW10
rw |
FW9
rw |
FW8
rw |
FW7
rw |
FW6
rw |
FW5
rw |
FW4
rw |
FW3
rw |
FW2
rw |
FW1
rw |
FW0
rw |
Filter 0 data 0 register
Offset: 0x240, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 0 data 1 register
Offset: 0x244, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 1 data 0 register
Offset: 0x248, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 1 data 1 register
Offset: 0x24C, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 2 data 0 register
Offset: 0x250, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 2 data 1 register
Offset: 0x254, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 3 data 0 register
Offset: 0x258, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 3 data 1 register
Offset: 0x25C, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 4 data 0 register
Offset: 0x260, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 4 data 1 register
Offset: 0x264, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 5 data 0 register
Offset: 0x268, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 5 data 1 register
Offset: 0x26C, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 6 data 0 register
Offset: 0x270, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 6 data 1 register
Offset: 0x274, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 7 data 0 register
Offset: 0x278, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 7 data 1 register
Offset: 0x27C, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 8 data 0 register
Offset: 0x280, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 8 data 1 register
Offset: 0x284, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 9 data 0 register
Offset: 0x288, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 9 data 1 register
Offset: 0x28C, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 10 data 0 register
Offset: 0x290, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 10 data 1 register
Offset: 0x294, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 11 data 0 register
Offset: 0x298, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 11 data 1 register
Offset: 0x29C, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 12 data 0 register
Offset: 0x2A0, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 12 data 1 register
Offset: 0x2A4, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 13 data 0 register
Offset: 0x2A8, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 13 data 1 register
Offset: 0x2AC, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 14 data 0 register
Offset: 0x2B0, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 14 data 1 register
Offset: 0x2B4, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 15 data 0 register
Offset: 0x2B8, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 15 data 1 register
Offset: 0x2BC, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 16 data 0 register
Offset: 0x2C0, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 16 data 1 register
Offset: 0x2C4, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 17 data 0 register
Offset: 0x2C8, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 17 data 1 register
Offset: 0x2CC, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 18 data 0 register
Offset: 0x2D0, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 18 data 1 register
Offset: 0x2D4, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 19 data 0 register
Offset: 0x2D8, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 19 data 1 register
Offset: 0x2DC, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 20 data 0 register
Offset: 0x2E0, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 20 data 1 register
Offset: 0x2E4, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 21 data 0 register
Offset: 0x2E8, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 21 data 1 register
Offset: 0x2EC, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 22 data 0 register
Offset: 0x2F0, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 22 data 1 register
Offset: 0x2F4, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 23 data 0 register
Offset: 0x2F8, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 23 data 1 register
Offset: 0x2FC, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 24 data 0 register
Offset: 0x300, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 24 data 1 register
Offset: 0x304, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 25 data 0 register
Offset: 0x308, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 25 data 1 register
Offset: 0x30C, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 26 data 0 register
Offset: 0x310, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 26 data 1 register
Offset: 0x314, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 27 data 0 register
Offset: 0x318, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 27 data 1 register
Offset: 0x31C, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
PHY control register
Offset: 0x3FC, reset: 0x00000300, access: read-only
2/2 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
POMOD
r |
PHYEN
r |
0x40006800: Controller area network
263/2061 fields covered. Toggle Registers.
Receive message FIFO0 register
Offset: 0xC, reset: 0x00000000, access: Unspecified
4/4 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RFD0
rw |
RFO0
rw |
RFF0
rw |
RFL0
r |
Receive message FIFO1 register
Offset: 0x10, reset: 0x00000000, access: Unspecified
4/4 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RFD1
rw |
RFO1
rw |
RFF1
rw |
RFL1
r |
Transmit mailbox property register 0
Offset: 0x184, reset: 0x00000000, access: read-write
3/3 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
TS
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
TSEN
rw |
DLENC
rw |
Transmit mailbox data0 register
Offset: 0x188, reset: 0x00000000, access: read-write
4/4 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
DB3
rw |
DB2
rw |
||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DB1
rw |
DB0
rw |
Transmit mailbox data1 register
Offset: 0x18C, reset: 0x00000000, access: read-write
4/4 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
DB7
rw |
DB6
rw |
||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DB5
rw |
DB4
rw |
Transmit mailbox property register
Offset: 0x194, reset: 0x00000000, access: read-write
3/3 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
TS
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
TSEN
rw |
DLENC
rw |
Transmit mailbox data0 register
Offset: 0x198, reset: 0x00000000, access: read-write
4/4 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
DB3
rw |
DB2
rw |
||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DB1
rw |
DB0
rw |
Transmit mailbox data1 register
Offset: 0x19C, reset: 0x00000000, access: read-write
4/4 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
DB7
rw |
DB6
rw |
||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DB5
rw |
DB4
rw |
Transmit mailbox property register
Offset: 0x1A4, reset: 0x00000000, access: read-write
3/3 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
TS
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
TSEN
rw |
DLENC
rw |
Transmit mailbox data0 register
Offset: 0x1A8, reset: 0x00000000, access: read-write
4/4 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
DB3
rw |
DB2
rw |
||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DB1
rw |
DB0
rw |
Transmit mailbox data1 register
Offset: 0x1AC, reset: 0x00000000, access: read-write
4/4 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
DB7
rw |
DB6
rw |
||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DB5
rw |
DB4
rw |
Receive FIFO mailbox property register
Offset: 0x1B4, reset: 0x00000000, access: read-only
3/3 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
TS
r |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FI
r |
DLENC
r |
Receive FIFO mailbox data0 register
Offset: 0x1B8, reset: 0x00000000, access: read-only
4/4 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
DB3
r |
DB2
r |
||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DB1
r |
DB0
r |
Receive FIFO mailbox data1 register
Offset: 0x1BC, reset: 0x00000000, access: read-only
4/4 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
DB7
r |
DB6
r |
||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DB5
r |
DB4
r |
Receive FIFO mailbox property register
Offset: 0x1C4, reset: 0x00000000, access: read-only
3/3 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
TS
r |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FI
r |
DLENC
r |
Receive FIFO mailbox data0 register
Offset: 0x1C8, reset: 0x00000000, access: read-only
4/4 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
DB3
r |
DB2
r |
||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DB1
r |
DB0
r |
Receive FIFO mailbox data1 register
Offset: 0x1CC, reset: 0x00000000, access: read-only
4/4 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
DB7
r |
DB6
r |
||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DB5
r |
DB4
r |
Filter control register
Offset: 0x200, reset: 0x2A1C0E01, access: read-write
2/2 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
HBC1F
rw |
FLD
rw |
Filter mode configuration register
Offset: 0x204, reset: 0x00000000, access: read-write
28/28 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FMOD27
rw |
FMOD26
rw |
FMOD25
rw |
FMOD24
rw |
FMOD23
rw |
FMOD22
rw |
FMOD21
rw |
FMOD20
rw |
FMOD19
rw |
FMOD18
rw |
FMOD17
rw |
FMOD16
rw |
||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FMOD15
rw |
FMOD14
rw |
FMOD13
rw |
FMOD12
rw |
FMOD11
rw |
FMOD10
rw |
FMOD9
rw |
FMOD8
rw |
FMOD7
rw |
FMOD6
rw |
FMOD5
rw |
FMOD4
rw |
FMOD3
rw |
FMOD2
rw |
FMOD1
rw |
FMOD0
rw |
Filter scale configuration register
Offset: 0x20C, reset: 0x00000000, access: read-write
28/28 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FS27
rw |
FS26
rw |
FS25
rw |
FS24
rw |
FS23
rw |
FS22
rw |
FS21
rw |
FS20
rw |
FS19
rw |
FS18
rw |
FS17
rw |
FS16
rw |
||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FS15
rw |
FS14
rw |
FS13
rw |
FS12
rw |
FS11
rw |
FS10
rw |
FS9
rw |
FS8
rw |
FS7
rw |
FS6
rw |
FS5
rw |
FS4
rw |
FS3
rw |
FS2
rw |
FS1
rw |
FS0
rw |
Filter associated FIFO register
Offset: 0x214, reset: 0x00000000, access: read-write
28/28 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FAF27
rw |
FAF26
rw |
FAF25
rw |
FAF24
rw |
FAF23
rw |
FAF22
rw |
FAF21
rw |
FAF20
rw |
FAF19
rw |
FAF18
rw |
FAF17
rw |
FAF16
rw |
||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FAF15
rw |
FAF14
rw |
FAF13
rw |
FAF12
rw |
FAF11
rw |
FAF10
rw |
FAF9
rw |
FAF8
rw |
FAF7
rw |
FAF6
rw |
FAF5
rw |
FAF4
rw |
FAF3
rw |
FAF2
rw |
FAF1
rw |
FAF0
rw |
Filter working register
Offset: 0x21C, reset: 0x00000000, access: read-write
28/28 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FW27
rw |
FW26
rw |
FW25
rw |
FW24
rw |
FW23
rw |
FW22
rw |
FW21
rw |
FW20
rw |
FW19
rw |
FW18
rw |
FW17
rw |
FW16
rw |
||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FW15
rw |
FW14
rw |
FW13
rw |
FW12
rw |
FW11
rw |
FW10
rw |
FW9
rw |
FW8
rw |
FW7
rw |
FW6
rw |
FW5
rw |
FW4
rw |
FW3
rw |
FW2
rw |
FW1
rw |
FW0
rw |
Filter 0 data 0 register
Offset: 0x240, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 0 data 1 register
Offset: 0x244, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 1 data 0 register
Offset: 0x248, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 1 data 1 register
Offset: 0x24C, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 2 data 0 register
Offset: 0x250, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 2 data 1 register
Offset: 0x254, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 3 data 0 register
Offset: 0x258, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 3 data 1 register
Offset: 0x25C, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 4 data 0 register
Offset: 0x260, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 4 data 1 register
Offset: 0x264, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 5 data 0 register
Offset: 0x268, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 5 data 1 register
Offset: 0x26C, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 6 data 0 register
Offset: 0x270, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 6 data 1 register
Offset: 0x274, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 7 data 0 register
Offset: 0x278, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 7 data 1 register
Offset: 0x27C, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 8 data 0 register
Offset: 0x280, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 8 data 1 register
Offset: 0x284, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 9 data 0 register
Offset: 0x288, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 9 data 1 register
Offset: 0x28C, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 10 data 0 register
Offset: 0x290, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 10 data 1 register
Offset: 0x294, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 11 data 0 register
Offset: 0x298, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 11 data 1 register
Offset: 0x29C, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 12 data 0 register
Offset: 0x2A0, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 12 data 1 register
Offset: 0x2A4, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 13 data 0 register
Offset: 0x2A8, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 13 data 1 register
Offset: 0x2AC, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 14 data 0 register
Offset: 0x2B0, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 14 data 1 register
Offset: 0x2B4, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 15 data 0 register
Offset: 0x2B8, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 15 data 1 register
Offset: 0x2BC, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 16 data 0 register
Offset: 0x2C0, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 16 data 1 register
Offset: 0x2C4, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 17 data 0 register
Offset: 0x2C8, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 17 data 1 register
Offset: 0x2CC, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 18 data 0 register
Offset: 0x2D0, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 18 data 1 register
Offset: 0x2D4, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 19 data 0 register
Offset: 0x2D8, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 19 data 1 register
Offset: 0x2DC, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 20 data 0 register
Offset: 0x2E0, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 20 data 1 register
Offset: 0x2E4, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 21 data 0 register
Offset: 0x2E8, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 21 data 1 register
Offset: 0x2EC, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 22 data 0 register
Offset: 0x2F0, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 22 data 1 register
Offset: 0x2F4, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 23 data 0 register
Offset: 0x2F8, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 23 data 1 register
Offset: 0x2FC, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 24 data 0 register
Offset: 0x300, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 24 data 1 register
Offset: 0x304, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 25 data 0 register
Offset: 0x308, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 25 data 1 register
Offset: 0x30C, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 26 data 0 register
Offset: 0x310, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 26 data 1 register
Offset: 0x314, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 27 data 0 register
Offset: 0x318, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
Filter 27 data 1 register
Offset: 0x31C, reset: 0x00000000, access: read-write
0/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FD31
rw |
FD30
rw |
FD29
rw |
FD28
rw |
FD27
rw |
FD26
rw |
FD25
rw |
FD24
rw |
FD23
rw |
FD22
rw |
FD21
rw |
FD20
rw |
FD19
rw |
FD18
rw |
FD17
rw |
FD16
rw |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FD15
rw |
FD14
rw |
FD13
rw |
FD12
rw |
FD11
rw |
FD10
rw |
FD9
rw |
FD8
rw |
FD7
rw |
FD6
rw |
FD5
rw |
FD4
rw |
FD3
rw |
FD2
rw |
FD1
rw |
FD0
rw |
PHY control register
Offset: 0x3FC, reset: 0x00000300, access: read-only
2/2 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
POMOD
r |
PHYEN
r |
0x40007800: HDMI-CEC controller
1/40 fields covered. Toggle Registers.
control register
Offset: 0x0, reset: 0x00000000, access: read-write
0/3 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
ENDOM
rw |
SOM
rw |
CECEN
rw |
Transmit data register
Offset: 0x8, reset: 0x00000000, access: write-only
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
TXDATA
w |
Rx Data Register
Offset: 0xC, reset: 0x00000000, access: read-only
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RXDATA
r |
0x4001001C: Comparator
18/18 fields covered. Toggle Registers.
control and status register
Offset: 0x0, reset: 0x00000000, access: Unspecified
18/18 fields covered.
Bits 8-10: Comparator 0 output selection.
Allowed values:
0: NoSelection: No selection
1: Timer0BreakInput: Timer 0 break input
2: Timer0InputCapture0: Timer 0 Input capture 0
3: Timer0OCPREClearInput: Timer 0 OCPRE_CLR input
4: Timer1InputCapture3: Timer 1 input capture 3
5: Timer1OCPREClearInput: Timer 1 OCPRE_CLR input
6: Timer2InputCapture0: Timer 2 input capture 0
7: Timer2OCPREClearInput: Timer 2 OCPRE_CLR input
Bits 24-26: CMP1 output selection.
Allowed values:
0: NoSelection: No selection
1: Timer0BreakInput: Timer 0 break input
2: Timer0InputCapture0: Timer 0 Input capture 0
3: Timer0OCPREClearInput: Timer 0 OCPRE_CLR input
4: Timer1InputCapture3: Timer 1 input capture 3
5: Timer1OCPREClearInput: Timer 1 OCPRE_CLR input
6: Timer2InputCapture0: Timer 2 input capture 0
7: Timer2OCPREClearInput: Timer 2 OCPRE_CLR input
0x40023000: cyclic redundancy check calculation unit
6/6 fields covered. Toggle Registers.
Data register
Offset: 0x0, reset: 0xFFFFFFFF, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
DATA
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DATA
rw |
Free data register
Offset: 0x4, reset: 0x00000000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FDATA
rw |
Control register
Offset: 0x8, reset: 0x00000000, access: read-write
3/3 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
REV_O
rw |
REV_I
rw |
RST
rw |
Initial CRC value
Offset: 0x10, reset: 0xFFFFFFFF, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
IDATA
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
IDATA
rw |
0xE0042000: Debug support
20/20 fields covered. Toggle Registers.
MCU Device ID Code Register
Offset: 0x0, reset: 0x0, access: read-only
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
ID_CODE
r |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
ID_CODE
r |
Debug Control Register 0
Offset: 0x4, reset: 0x0, access: read-write
15/15 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
TIMER13_HOLD
rw |
CAN1_HOLD
rw |
TIMER5_HOLD
rw |
I2C2_HOLD
rw |
I2C1_HOLD
rw |
|||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
I2C0_HOLD
rw |
CAN0_HOLD
rw |
TIMER2_HOLD
rw |
TIMER1_HOLD
rw |
TIMER0_HOLD
rw |
WWDGT_HOLD
rw |
FWDGT_HOLD
rw |
STB_HOLD
rw |
DSLP_HOLD
rw |
SLP_HOLD
rw |
Debug Control Register 1
Offset: 0x8, reset: 0x00000000, access: read-write
4/4 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
TIMER16_HOLD
rw |
TIMER15_HOLD
rw |
TIMER14_HOLD
rw |
|||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RTC_HOLD
rw |
0x40020000: DMA controller
147/161 fields covered. Toggle Registers.
DMA interrupt flag register (DMA_INTF)
Offset: 0x0, reset: 0x00000000, access: read-only
28/28 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
ERRIF6
r |
HTFIF6
r |
FTFIF6
r |
GIF6
r |
ERRIF5
r |
HTFIF5
r |
FTFIF5
r |
GIF5
r |
ERRIF4
r |
HTFIF4
r |
FTFIF4
r |
GIF4
r |
||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
ERRIF3
r |
HTFIF3
r |
FTFIF3
r |
GIF3
r |
ERRIF2
r |
HTFIF2
r |
FTFIF2
r |
GIF2
r |
ERRIF1
r |
HTFIF1
r |
FTFIF1
r |
GIF1
r |
ERRIF0
r |
HTFIF0
r |
FTFIF0
r |
GIF0
r |
DMA interrupt flag clear register (DMA_INTC)
Offset: 0x4, reset: 0x00000000, access: write-only
28/28 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
ERRIFC6
w |
HTFIFC6
w |
FTFIFC6
w |
GIFC6
w |
ERRIFC5
w |
HTFIFC5
w |
FTFIFC5
w |
GIFC5
w |
ERRIFC4
w |
HTFIFC4
w |
FTFIFC4
w |
GIFC4
w |
||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
ERRIFC3
w |
HTFIFC3
w |
FTFIFC3
w |
GIFC3
w |
ERRIFC2
w |
HTFIFC2
w |
FTFIFC2
w |
GIFC2
w |
ERRIFC1
w |
HTFIFC1
w |
FTFIFC1
w |
GIFC1
w |
ERRIFC0
w |
HTFIFC0
w |
FTFIFC0
w |
GIFC0
w |
DMA channel 0 counter register
Offset: 0xC, reset: 0x00000000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CNT
rw |
DMA channel 0 peripheral base address register
Offset: 0x10, reset: 0x00000000, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
PADDR
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PADDR
rw |
DMA channel 0 memory base address register
Offset: 0x14, reset: 0x00000000, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
MADDR
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
MADDR
rw |
DMA channel 1 counter register
Offset: 0x20, reset: 0x00000000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CNT
rw |
DMA channel 1 peripheral base address register
Offset: 0x24, reset: 0x00000000, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
PADDR
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PADDR
rw |
DMA channel 1 memory base address register
Offset: 0x28, reset: 0x00000000, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
MADDR
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
MADDR
rw |
DMA channel 2 counter register
Offset: 0x34, reset: 0x00000000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CNT
rw |
DMA channel 2 peripheral base address register
Offset: 0x38, reset: 0x00000000, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
PADDR
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PADDR
rw |
DMA channel 2 memory base address register
Offset: 0x3C, reset: 0x00000000, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
MADDR
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
MADDR
rw |
DMA channel 3 counter register
Offset: 0x48, reset: 0x00000000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CNT
rw |
DMA channel 3 peripheral base address register
Offset: 0x4C, reset: 0x00000000, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
PADDR
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PADDR
rw |
DMA channel 3 memory base address register
Offset: 0x50, reset: 0x00000000, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
MADDR
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
MADDR
rw |
DMA channel 4 counter register
Offset: 0x5C, reset: 0x00000000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CNT
rw |
DMA channel 4 peripheral base address register
Offset: 0x60, reset: 0x00000000, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
PADDR
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PADDR
rw |
DMA channel 4 memory base address register
Offset: 0x64, reset: 0x00000000, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
MADDR
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
MADDR
rw |
DMA channel 5 counter register
Offset: 0x70, reset: 0x00000000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CNT
rw |
DMA channel 5 peripheral base address register
Offset: 0x74, reset: 0x00000000, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
PADDR
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PADDR
rw |
DMA channel 5 memory base address register
Offset: 0x78, reset: 0x00000000, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
MADDR
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
MADDR
rw |
DMA channel 6 counter register
Offset: 0x84, reset: 0x00000000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CNT
rw |
DMA channel 6 peripheral base address register
Offset: 0x88, reset: 0x00000000, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
PADDR
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PADDR
rw |
DMA channel 6 memory base address register
Offset: 0x8C, reset: 0x00000000, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
MADDR
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
MADDR
rw |
0x40010400: External interrupt/event controller
144/144 fields covered. Toggle Registers.
Interrupt enable register (EXTI_INTEN)
Offset: 0x0, reset: 0x0F900000, access: read-write
28/28 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
INTEN27
rw |
INTEN26
rw |
INTEN25
rw |
INTEN24
rw |
INTEN23
rw |
INTEN22
rw |
INTEN21
rw |
INTEN20
rw |
INTEN19
rw |
INTEN18
rw |
INTEN17
rw |
INTEN16
rw |
||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
INTEN15
rw |
INTEN14
rw |
INTEN13
rw |
INTEN12
rw |
INTEN11
rw |
INTEN10
rw |
INTEN9
rw |
INTEN8
rw |
INTEN7
rw |
INTEN6
rw |
INTEN5
rw |
INTEN4
rw |
INTEN3
rw |
INTEN2
rw |
INTEN1
rw |
INTEN0
rw |
Event enable register (EXTI_EVEN)
Offset: 0x4, reset: 0x00000000, access: read-write
28/28 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
EVEN27
rw |
EVEN26
rw |
EVEN25
rw |
EVEN24
rw |
EVEN23
rw |
EVEN22
rw |
EVEN21
rw |
EVEN20
rw |
EVEN19
rw |
EVEN18
rw |
EVEN17
rw |
EVEN16
rw |
||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
EVEN15
rw |
EVEN14
rw |
EVEN13
rw |
EVEN12
rw |
EVEN11
rw |
EVEN10
rw |
EVEN9
rw |
EVEN8
rw |
EVEN7
rw |
EVEN6
rw |
EVEN5
rw |
EVEN4
rw |
EVEN3
rw |
EVEN2
rw |
EVEN1
rw |
EVEN0
rw |
Rising Edge Trigger Enable register (EXTI_RTEN)
Offset: 0x8, reset: 0x00000000, access: read-write
22/22 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
RTEN22
rw |
RTEN21
rw |
RTEN19
rw |
RTEN18
rw |
RTEN17
rw |
RTEN16
rw |
||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RTEN15
rw |
RTEN14
rw |
RTEN13
rw |
RTEN12
rw |
RTEN11
rw |
RTEN10
rw |
RTEN9
rw |
RTEN8
rw |
RTEN7
rw |
RTEN6
rw |
RTEN5
rw |
RTEN4
rw |
RTEN3
rw |
RTEN2
rw |
RTEN1
rw |
RTEN0
rw |
Falling Egde Trigger Enable register (EXTI_FTEN)
Offset: 0xC, reset: 0x00000000, access: read-write
22/22 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FTEN22
rw |
FTEN21
rw |
FTEN19
rw |
FTEN18
rw |
FTEN17
rw |
FTEN16
rw |
||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FTEN15
rw |
FTEN14
rw |
FTEN13
rw |
FTEN12
rw |
FTEN11
rw |
FTEN10
rw |
FTEN9
rw |
FTEN8
rw |
FTEN7
rw |
FTEN6
rw |
FTEN5
rw |
FTEN4
rw |
FTEN3
rw |
FTEN2
rw |
FTEN1
rw |
FTEN0
rw |
Software interrupt event register (EXTI_SWIEV)
Offset: 0x10, reset: 0x00000000, access: read-write
22/22 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
SWIEV22
rw |
SWIEV21
rw |
SWIEV19
rw |
SWIEV18
rw |
SWIEV17
rw |
SWIEV16
rw |
||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SWIEV15
rw |
SWIEV14
rw |
SWIEV13
rw |
SWIEV12
rw |
SWIEV11
rw |
SWIEV10
rw |
SWIEV9
rw |
SWIEV8
rw |
SWIEV7
rw |
SWIEV6
rw |
SWIEV5
rw |
SWIEV4
rw |
SWIEV3
rw |
SWIEV2
rw |
SWIEV1
rw |
SWIEV0
rw |
0x40022000: FMC
27/27 fields covered. Toggle Registers.
Wait state register
Offset: 0x0, reset: 0x00000000, access: Unspecified
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
WSCNT
rw |
Flash unlock key register
Offset: 0x4, reset: 0x00000000, access: write-only
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
KEY
w |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
KEY
w |
Flash option byte unlock key register
Offset: 0x8, reset: 0x00000000, access: write-only
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
OBKEY
w |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
OBKEY
w |
Flash status register
Offset: 0xC, reset: 0x00000000, access: Unspecified
4/4 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
ENDF
rw |
WPERR
rw |
PGERR
rw |
BUSY
r |
Flash address register
Offset: 0x14, reset: 0x00000000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
ADDR
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
ADDR
rw |
Option byte status register
Offset: 0x1C, reset: 0x00000000, access: read-only
4/4 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
OB_DATA
r |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
OB_USER
r |
PLEVEL
r |
OBERR
r |
Write protection register
Offset: 0x20, reset: 0x00000000, access: read-only
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
OB_WP
r |
Flash wait state control register
Offset: 0xFC, reset: 0x00000000, access: read-only
2/2 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
BPEN
r |
WSEN
r |
Flash Product ID register
Offset: 0x100, reset: 0x00000000, access: read-only
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
PID
r |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PID
r |
0x40003000: free watchdog timer
7/7 fields covered. Toggle Registers.
Control register
Offset: 0x0, reset: 0x00000000, access: write-only
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CMD
w |
Prescaler register
Offset: 0x4, reset: 0x00000000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PSC
rw |
Reload register
Offset: 0x8, reset: 0x00000FFF, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RLD
rw |
Status register
Offset: 0xC, reset: 0x00000000, access: read-only
3/3 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
WUD
r |
RUD
r |
PUD
r |
Window register
Offset: 0x10, reset: 0x00000000, access: read-only
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
WND
r |
0x48000000: General-purpose I/Os
193/193 fields covered. Toggle Registers.
GPIO port bit set/reset register
Offset: 0x18, reset: 0x00000000, access: write-only
32/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
CR15
w |
CR14
w |
CR13
w |
CR12
w |
CR11
w |
CR10
w |
CR9
w |
CR8
w |
CR7
w |
CR6
w |
CR5
w |
CR4
w |
CR3
w |
CR2
w |
CR1
w |
CR0
w |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
BOP15
w |
BOP14
w |
BOP13
w |
BOP12
w |
BOP11
w |
BOP10
w |
BOP9
w |
BOP8
w |
BOP7
w |
BOP6
w |
BOP5
w |
BOP4
w |
BOP3
w |
BOP2
w |
BOP1
w |
BOP0
w |
0x48000400: General-purpose I/Os
193/193 fields covered. Toggle Registers.
GPIO port bit set/reset register
Offset: 0x18, reset: 0x00000000, access: write-only
32/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
CR15
w |
CR14
w |
CR13
w |
CR12
w |
CR11
w |
CR10
w |
CR9
w |
CR8
w |
CR7
w |
CR6
w |
CR5
w |
CR4
w |
CR3
w |
CR2
w |
CR1
w |
CR0
w |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
BOP15
w |
BOP14
w |
BOP13
w |
BOP12
w |
BOP11
w |
BOP10
w |
BOP9
w |
BOP8
w |
BOP7
w |
BOP6
w |
BOP5
w |
BOP4
w |
BOP3
w |
BOP2
w |
BOP1
w |
BOP0
w |
0x48000800: General-purpose I/Os
176/176 fields covered. Toggle Registers.
GPIO port bit set/reset register
Offset: 0x18, reset: 0x00000000, access: write-only
32/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
CR15
w |
CR14
w |
CR13
w |
CR12
w |
CR11
w |
CR10
w |
CR9
w |
CR8
w |
CR7
w |
CR6
w |
CR5
w |
CR4
w |
CR3
w |
CR2
w |
CR1
w |
CR0
w |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
BOP15
w |
BOP14
w |
BOP13
w |
BOP12
w |
BOP11
w |
BOP10
w |
BOP9
w |
BOP8
w |
BOP7
w |
BOP6
w |
BOP5
w |
BOP4
w |
BOP3
w |
BOP2
w |
BOP1
w |
BOP0
w |
0x48000C00: General-purpose I/Os
160/160 fields covered. Toggle Registers.
GPIO port bit set/reset register
Offset: 0x18, reset: 0x00000000, access: write-only
32/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
CR15
w |
CR14
w |
CR13
w |
CR12
w |
CR11
w |
CR10
w |
CR9
w |
CR8
w |
CR7
w |
CR6
w |
CR5
w |
CR4
w |
CR3
w |
CR2
w |
CR1
w |
CR0
w |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
BOP15
w |
BOP14
w |
BOP13
w |
BOP12
w |
BOP11
w |
BOP10
w |
BOP9
w |
BOP8
w |
BOP7
w |
BOP6
w |
BOP5
w |
BOP4
w |
BOP3
w |
BOP2
w |
BOP1
w |
BOP0
w |
0x48001400: General-purpose I/Os
160/160 fields covered. Toggle Registers.
GPIO port bit set/reset register
Offset: 0x18, reset: 0x00000000, access: write-only
32/32 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
CR15
w |
CR14
w |
CR13
w |
CR12
w |
CR11
w |
CR10
w |
CR9
w |
CR8
w |
CR7
w |
CR6
w |
CR5
w |
CR4
w |
CR3
w |
CR2
w |
CR1
w |
CR0
w |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
BOP15
w |
BOP14
w |
BOP13
w |
BOP12
w |
BOP11
w |
BOP10
w |
BOP9
w |
BOP8
w |
BOP7
w |
BOP6
w |
BOP5
w |
BOP4
w |
BOP3
w |
BOP2
w |
BOP1
w |
BOP0
w |
0x40005400: Inter integrated circuit
57/63 fields covered. Toggle Registers.
Own address register 0
Offset: 0x8, reset: 0x0000, access: read-write
2/2 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
ADDFORMAT
rw |
ADDRESS
rw |
Own address register 1
Offset: 0xC, reset: 0x0000, access: read-write
2/2 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
ADDRESS2
rw |
DUADEN
rw |
Data register
Offset: 0x10, reset: 0x0000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
TRB
rw |
Clock configure register
Offset: 0x1C, reset: 0x0000, access: read-write
3/3 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FAST
rw |
DTCY
rw |
CLKC
rw |
Rise time register
Offset: 0x20, reset: 0x0002, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RISETIME
rw |
0x40005800: Inter integrated circuit
57/63 fields covered. Toggle Registers.
Own address register 0
Offset: 0x8, reset: 0x0000, access: read-write
2/2 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
ADDFORMAT
rw |
ADDRESS
rw |
Own address register 1
Offset: 0xC, reset: 0x0000, access: read-write
2/2 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
ADDRESS2
rw |
DUADEN
rw |
Data register
Offset: 0x10, reset: 0x0000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
TRB
rw |
Clock configure register
Offset: 0x1C, reset: 0x0000, access: read-write
3/3 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FAST
rw |
DTCY
rw |
CLKC
rw |
Rise time register
Offset: 0x20, reset: 0x0002, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RISETIME
rw |
0x4000C000: Inter integrated circuit
57/63 fields covered. Toggle Registers.
Own address register 0
Offset: 0x8, reset: 0x0000, access: read-write
2/2 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
ADDFORMAT
rw |
ADDRESS
rw |
Own address register 1
Offset: 0xC, reset: 0x0000, access: read-write
2/2 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
ADDRESS2
rw |
DUADEN
rw |
Data register
Offset: 0x10, reset: 0x0000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
TRB
rw |
Clock configure register
Offset: 0x1C, reset: 0x0000, access: read-write
3/3 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FAST
rw |
DTCY
rw |
CLKC
rw |
Rise time register
Offset: 0x20, reset: 0x0002, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RISETIME
rw |
0xE000E100: Nested Vectored Interrupt Controller
0/80 fields covered. Toggle Registers.
Interrupt Set Enable Register
Offset: 0x0, reset: 0x00000000, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
SETENA
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SETENA
rw |
Interrupt Clear Enable Register
Offset: 0x80, reset: 0x00000000, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
CLRENA
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CLRENA
rw |
Interrupt Set-Pending Register
Offset: 0x100, reset: 0x00000000, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
SETPEND
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SETPEND
rw |
Interrupt Clear-Pending Register
Offset: 0x180, reset: 0x00000000, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
CLRPEND
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CLRPEND
rw |
Interrupt Active bit Register
Offset: 0x200, reset: 0x00000000, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
IABR
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
IABR
rw |
Interrupt Priority Register 0
Offset: 0x300, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_00
rw |
Interrupt Priority Register 1
Offset: 0x301, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_01
rw |
Interrupt Priority Register 2
Offset: 0x302, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_02
rw |
Interrupt Priority Register 3
Offset: 0x303, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_03
rw |
Interrupt Priority Register 4
Offset: 0x304, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_04
rw |
Interrupt Priority Register 5
Offset: 0x305, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_05
rw |
Interrupt Priority Register 6
Offset: 0x306, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_06
rw |
Interrupt Priority Register 7
Offset: 0x307, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_07
rw |
Interrupt Priority Register 8
Offset: 0x308, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_08
rw |
Interrupt Priority Register 9
Offset: 0x309, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_09
rw |
Interrupt Priority Register 10
Offset: 0x30A, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_10
rw |
Interrupt Priority Register 11
Offset: 0x30B, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_11
rw |
Interrupt Priority Register 12
Offset: 0x30C, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_12
rw |
Interrupt Priority Register 13
Offset: 0x30D, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_13
rw |
Interrupt Priority Register 14
Offset: 0x30E, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_14
rw |
Interrupt Priority Register 15
Offset: 0x30F, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_15
rw |
Interrupt Priority Register 16
Offset: 0x310, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_16
rw |
Interrupt Priority Register 17
Offset: 0x311, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_17
rw |
Interrupt Priority Register 18
Offset: 0x312, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_18
rw |
Interrupt Priority Register 19
Offset: 0x313, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_19
rw |
Interrupt Priority Register 20
Offset: 0x314, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_20
rw |
Interrupt Priority Register 21
Offset: 0x315, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_21
rw |
Interrupt Priority Register 22
Offset: 0x316, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_22
rw |
Interrupt Priority Register 23
Offset: 0x317, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_23
rw |
Interrupt Priority Register 24
Offset: 0x318, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_24
rw |
Interrupt Priority Register 25
Offset: 0x319, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_25
rw |
Interrupt Priority Register 26
Offset: 0x31A, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_26
rw |
Interrupt Priority Register 27
Offset: 0x31B, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_27
rw |
Interrupt Priority Register 28
Offset: 0x31C, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_28
rw |
Interrupt Priority Register 29
Offset: 0x31D, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_29
rw |
Interrupt Priority Register 30
Offset: 0x31E, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_30
rw |
Interrupt Priority Register 31
Offset: 0x31F, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_31
rw |
Interrupt Priority Register 32
Offset: 0x320, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_32
rw |
Interrupt Priority Register 33
Offset: 0x321, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_33
rw |
Interrupt Priority Register 34
Offset: 0x322, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_34
rw |
Interrupt Priority Register 35
Offset: 0x323, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_35
rw |
Interrupt Priority Register 36
Offset: 0x324, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_36
rw |
Interrupt Priority Register 37
Offset: 0x325, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_37
rw |
Interrupt Priority Register 38
Offset: 0x326, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_38
rw |
Interrupt Priority Register 39
Offset: 0x327, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_39
rw |
Interrupt Priority Register 40
Offset: 0x328, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_40
rw |
Interrupt Priority Register 41
Offset: 0x329, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_41
rw |
Interrupt Priority Register 42
Offset: 0x32A, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_42
rw |
Interrupt Priority Register 43
Offset: 0x32B, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_43
rw |
Interrupt Priority Register 44
Offset: 0x32C, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_44
rw |
Interrupt Priority Register 45
Offset: 0x32D, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_45
rw |
Interrupt Priority Register 46
Offset: 0x32E, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_46
rw |
Interrupt Priority Register 47
Offset: 0x32F, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_47
rw |
Interrupt Priority Register 48
Offset: 0x330, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_48
rw |
Interrupt Priority Register 49
Offset: 0x331, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_49
rw |
Interrupt Priority Register 50
Offset: 0x332, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_50
rw |
Interrupt Priority Register 51
Offset: 0x333, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_51
rw |
Interrupt Priority Register 52
Offset: 0x334, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_52
rw |
Interrupt Priority Register 53
Offset: 0x335, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_53
rw |
Interrupt Priority Register 54
Offset: 0x336, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_54
rw |
Interrupt Priority Register 55
Offset: 0x337, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_55
rw |
Interrupt Priority Register 56
Offset: 0x338, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_56
rw |
Interrupt Priority Register 57
Offset: 0x339, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_57
rw |
Interrupt Priority Register 58
Offset: 0x33A, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_58
rw |
Interrupt Priority Register 59
Offset: 0x33B, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_59
rw |
Interrupt Priority Register 60
Offset: 0x33C, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_60
rw |
Interrupt Priority Register 61
Offset: 0x33D, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_61
rw |
Interrupt Priority Register 62
Offset: 0x33E, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_62
rw |
Interrupt Priority Register 63
Offset: 0x33F, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_63
rw |
Interrupt Priority Register 64
Offset: 0x340, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_64
rw |
Interrupt Priority Register 65
Offset: 0x341, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_65
rw |
Interrupt Priority Register 66
Offset: 0x342, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_66
rw |
Interrupt Priority Register 67
Offset: 0x343, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_67
rw |
Interrupt Priority Register 68
Offset: 0x344, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_68
rw |
Interrupt Priority Register 69
Offset: 0x345, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_69
rw |
Interrupt Priority Register 70
Offset: 0x346, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_70
rw |
Interrupt Priority Register 71
Offset: 0x347, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_71
rw |
Interrupt Priority Register 72
Offset: 0x348, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_72
rw |
Interrupt Priority Register 73
Offset: 0x349, reset: 0x00, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PRI_73
rw |
Software Trigger Interrupt Register
Offset: 0xE00, reset: 0x00000000, access: write-only
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
STIR
w |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STIR
w |
0x40007C00: OPA_IVREF
50/50 fields covered. Toggle Registers.
OPA control register
Offset: 0x5C, reset: 0x00010101, access: Unspecified
29/29 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
OPA2CALOUT
rw |
OPA1CALOUT
rw |
OPA0CALOUT
rw |
OPA_RANGE
rw |
S4OPA1
rw |
OPA2LPM
rw |
OPA2CAL_H
rw |
OPA2CAL_L
rw |
S3OPA2
rw |
S2OPA2
rw |
S1OPA2
rw |
T3OPA2
rw |
OPA2PD
rw |
|||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
OPA1LPM
rw |
OPA1CAL_H
rw |
OPA1CAL_L
rw |
S3OPA1
rw |
S2OPA1
rw |
S1OPA1
rw |
T3OPA1
rw |
OPA1PD
rw |
OPA0LPM
rw |
OPA0CAL_H
rw |
OPA0CAL_L
rw |
S3OPA0
rw |
S2OPA0
rw |
S1OPA0
rw |
T3OPA0
rw |
OPA0PD
rw |
OPA offset trimming for normal mode register
Offset: 0x60, reset: 0x00000000, access: Unspecified
7/7 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
OT_USER
rw |
OA2_TRIM_HIGH
rw |
OA2_TRIM_LOW
rw |
OA1_TRIM_HIGH
rw |
||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
OA1_TRIM_HIGH
rw |
OA1_TRIM_LOW
rw |
OA0_TRIM_HIGH
rw |
OA0_TRIM_LOW
rw |
OPA offset trimming for low power mode register
Offset: 0x64, reset: 0x00000000, access: Unspecified
6/6 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
OA2_TRIM_LP_HIGH
rw |
OA2_TRIM_LP_LOW
rw |
OA1_TRIM_LP_HIGH
rw |
|||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
OA1_TRIM_LP_HIGH
rw |
OA1_TRIM_LP_LOW
rw |
OA0_TRIM_LP_HIGH
rw |
OA0_TRIM_LP_LOW
rw |
IVREF control register
Offset: 0x300, reset: 0x10000F00, access: Unspecified
8/8 fields covered.
Bits 8-12: Current precision trim.
Allowed values:
0: Minus15: Trim -15%
1: Minus14: Trim -14%
2: Minus13: Trim -13%
3: Minus12: Trim -12%
4: Minus11: Trim -11%
5: Minus10: Trim -10%
6: Minus9: Trim -9%
7: Minus8: Trim -8%
8: Minus7: Trim -7%
9: Minus6: Trim -6%
10: Minus5: Trim -5%
11: Minus4: Trim -4%
12: Minus3: Trim -3%
13: Minus2: Trim -2%
14: Minus1: Trim -1%
15: Zero: Trim 0%
16: Plus1: Trim +1%
17: Plus2: Trim +2%
18: Plus3: Trim +3%
19: Plus4: Trim +4%
20: Plus5: Trim +5%
21: Plus6: Trim +6%
22: Plus7: Trim +7%
23: Plus8: Trim +8%
24: Plus9: Trim +9%
25: Plus10: Trim +10%
26: Plus11: Trim +11%
27: Plus12: Trim +12%
28: Plus13: Trim +13%
29: Plus14: Trim +14%
30: Plus15: Trim +15%
31: Plus16: Trim +16%
Bits 24-28: Voltage precision tirm.
Allowed values:
0: Minus6_4: Trim -6.4%
1: Minus6_0: Trim -6.0%
2: Minus5_6: Trim -5.6%
3: Minus5_2: Trim -5.2%
4: Minus4_8: Trim -4.8%
5: Minus4_4: Trim -4.4%
6: Minus4_0: Trim -4.0%
7: Minus3_6: Trim -3.6%
8: Minus3_2: Trim -3.2%
9: Minus2_8: Trim -2.8%
10: Minus2_4: Trim -2.4%
11: Minus2_0: Trim -2.0%
12: Minus1_6: Trim -1.6%
13: Minus1_2: Trim -1.2%
14: Minus0_8: Trim -0.8%
15: Minus0_4: Trim -0.4%
16: Zero: Trim 0%
17: Plus0_4: Trim +0.4%
18: Plus0_8: Trim +0.8%
19: Plus1_2: Trim +1.2%
20: Plus1_6: Trim +1.6%
22: Plus2_4: Trim +2.4%
21: Plus2_0: Trim +2.0%
23: Plus2_8: Trim +2.8%
24: Plus3_2: Trim +3.2%
25: Plus3_6: Trim +3.6%
26: Plus4_0: Trim +4.0%
27: Plus4_4: Trim +4.4%
28: Plus4_8: Trim +4.8%
29: Plus5_2: Trim +5.2%
30: Plus5_6: Trim +5.6%
31: Plus6_0: Trim +6.0%
0x40007000: Power management unit
12/12 fields covered. Toggle Registers.
power control/status register
Offset: 0x4, reset: 0x00000000, access: Unspecified
5/5 fields covered.
Bit 8: Enable WKUP pin.
Allowed values:
0: Disabled: WKUP pin 0 is used for general purpose I/Os. An event on the WKUP pin 0 does not wakeup the device from Standby mode
1: Enabled: WKUP pin 0 is used for wakeup from Standby mode and forced in input pull down configuration (rising edge on WKUP pin 0 wakes-up the system from Standby mode)
Bit 9: WKUPN1 Pin Enable.
Allowed values:
0: Disabled: WKUP pin 1 is used for general purpose I/Os. An event on the WKUP pin 1 does not wakeup the device from Standby mode
1: Enabled: WKUP pin 1 is used for wakeup from Standby mode and forced in input pull down configuration (rising edge on WKUP pin 1 wakes-up the system from Standby mode)
0x40021000: Reset and clock unit
142/142 fields covered. Toggle Registers.
Clock configuration register 0 (RCU_CFG0)
Offset: 0x4, reset: 0x00000000, access: Unspecified
13/13 fields covered.
Bits 4-7: AHB prescaler selection.
Allowed values:
0: Div1: CK_SYS
8: Div2: CK_SYS divided by 2
9: Div4: CK_SYS divided by 4
10: Div8: CK_SYS divided by 8
11: Div16: CK_SYS divided by 16
12: Div64: CK_SYS divided by 64
13: Div128: CK_SYS divided by 128
14: Div256: CK_SYS divided by 256
15: Div512: CK_SYS divided by 512
Bits 18-21: PLL multiply factor.
Allowed values:
0: Mul2: PLL input clock x2
1: Mul3: PLL input clock x3
2: Mul4: PLL input clock x4
3: Mul5: PLL input clock x5
4: Mul6: PLL input clock x6
5: Mul7: PLL input clock x7
6: Mul8: PLL input clock x8
7: Mul9: PLL input clock x9
8: Mul10: PLL input clock x10
9: Mul11: PLL input clock x11
10: Mul12: PLL input clock x12
11: Mul13: PLL input clock x13
12: Mul14: PLL input clock x14
13: Mul15: PLL input clock x15
14: Mul16: PLL input clock x16
15: Mul16x: PLL input clock x16
Bits 24-26: CK_OUT Clock Source Selection.
Allowed values:
0: None: No clock selected
1: IRC14M: Internal 14 MHz RC oscillator clock selected
2: LSI40K: Internal 40 kHz RC oscillator clock selected
3: LXTAL: External low speed oscillator clock selected
4: SYSCLK: System clock selected
5: IRC8M: Internal RC 8 MHz (HSI) oscillator clock selected
6: HXTAL: External 4-32 MHz (HSE) oscillator clock selected
7: PLL: PLL clock selected (divided by 1 or 2, depending on PLLDV)
Bits 28-30: The CK_OUT divider which the CK_OUT frequency can be reduced.
Allowed values:
0: Div1: CK_OUT is divided by 1
1: Div2: CK_OUT is divided by 2
2: Div4: CK_OUT is divided by 4
3: Div8: CK_OUT is divided by 8
4: Div16: CK_OUT is divided by 16
5: Div32: CK_OUT is divided by 32
6: Div64: CK_OUT is divided by 64
7: Div128: CK_OUT is divided by 128
Clock interrupt register (RCU_INT)
Offset: 0x8, reset: 0x00000000, access: Unspecified
20/20 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
CKMIC
w |
IRC14MSTBIC
w |
PLLSTBIC
w |
HXTALSTBIC
w |
IRC8MSTBIC
w |
LXTALSTBIC
w |
IRC40KSTBIC
w |
|||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
IRC14MSTBIE
rw |
PLLSTBIE
rw |
HXTALSTBIE
rw |
IRC8MSTBIE
rw |
LXTALSTBIE
rw |
IRC40KSTBIE
rw |
CKMIF
r |
IRC14MSTBIF
r |
PLLSTBIF
r |
HXTALSTBIF
r |
IRC8MSTBIF
r |
LXTALSTBIF
r |
IRC40KSTBIF
r |
APB2 reset register (RCU_APB2RST)
Offset: 0xC, reset: 0x00000000, access: read-write
8/8 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
TIMER16RST
rw |
TIMER15RST
rw |
TIMER14RST
rw |
|||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
USART0RST
rw |
SPI0RST
rw |
TIMER0RST
rw |
ADCRST
rw |
CFGRST
rw |
APB1 reset register (RCU_APB1RST)
Offset: 0x10, reset: 0x00000000, access: read-write
17/17 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
OPAIVREFRST
rw |
CECRST
rw |
DACRST
rw |
PMURST
rw |
CAN1RST
rw |
CAN0RST
rw |
I2C1RST
rw |
I2C0RST
rw |
USART1RST
rw |
|||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SPI2RST
rw |
SPI1RST
rw |
WWDGTRST
rw |
SLCDRST
rw |
TIMER13RST
rw |
TIMER5RST
rw |
TIMER2RST
rw |
TIMER1RST
rw |
Configuration register 1
Offset: 0x2C, reset: 0x00000000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
HXTALPREDV
rw |
Bits 0-3: CK_HXTAL divider previous PLL.
Allowed values:
0: Div1: HXTAL input to PLL not divided
1: Div2: HXTAL input to PLL divided by 2
2: Div3: HXTAL input to PLL divided by 3
3: Div4: HXTAL input to PLL divided by 4
4: Div5: HXTAL input to PLL divided by 5
5: Div6: HXTAL input to PLL divided by 6
6: Div7: HXTAL input to PLL divided by 7
7: Div8: HXTAL input to PLL divided by 8
8: Div9: HXTAL input to PLL divided by 9
9: Div10: HXTAL input to PLL divided by 10
10: Div11: HXTAL input to PLL divided by 11
11: Div12: HXTAL input to PLL divided by 12
12: Div13: HXTAL input to PLL divided by 13
13: Div14: HXTAL input to PLL divided by 14
14: Div15: HXTAL input to PLL divided by 15
15: Div16: HXTAL input to PLL divided by 16
Configuration register 2
Offset: 0x30, reset: 0x00000000, access: read-write
4/4 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
IRC28MDIV
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
ADCSEL
rw |
CECSEL
rw |
USART0SEL
rw |
Control register 1
Offset: 0x34, reset: 0x00000080, access: Unspecified
4/4 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
IRC14MCALIB
r |
IRC14MADJ
rw |
IRC14MSTB
r |
IRC14MEN
rw |
Configuration register 4
Offset: 0x80, reset: 0x00000000, access: Unspecified
2/2 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CKOUT1DIV
rw |
CKOUT1SEL
rw |
Bits 0-2: CKOUT1 Clock Source Selection.
Allowed values:
0: None: No clock selected
1: IRC28M: Internal 28 MHz RC oscillator clock selected
2: LSI40K: Internal 40 kHz RC oscillator clock selected
3: LXTAL: External low speed oscillator clock selected
4: SYSCLK: System clock selected
5: IRC8M: Internal RC 8 MHz (HSI) oscillator clock selected
6: HXTAL: External 4-32 MHz (HSE) oscillator clock selected
7: PLL: PLL clock selected (divided by 1 or 2, depending on PLLDV)
Additional enable register
Offset: 0xF8, reset: 0x00000000, access: Unspecified
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
I2C2EN
rw |
Additional reset register
Offset: 0xFC, reset: 0x00000000, access: Unspecified
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
I2C2RST
rw |
Voltage key register
Offset: 0x100, reset: 0x00000000, access: Unspecified
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
KEY
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
KEY
rw |
Deep-sleep mode voltage register
Offset: 0x134, reset: 0x00000000, access: Unspecified
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DSLPVS
rw |
0x40002800: Real-time clock
18/101 fields covered. Toggle Registers.
Time prescaler register
Offset: 0x10, reset: 0x007F00FF, access: read-write
0/2 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
FACTOR_A
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FACTOR_S
rw |
Write protection key register
Offset: 0x24, reset: 0x00000000, access: write-only
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
WPK
w |
sub second register
Offset: 0x28, reset: 0x00000000, access: read-only
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SSC
r |
Shift function control register
Offset: 0x2C, reset: 0x00000000, access: write-only
0/2 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
A1S
w |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SFS
w |
Sub second of time stamp register
Offset: 0x38, reset: 0x00000000, access: read-only
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SSC
r |
High resolution frequency compensation register
Offset: 0x3C, reset: 0x00000000, access: read-write
0/4 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FREQI
rw |
CWND8
rw |
CWND16
rw |
CMSK
rw |
Alarm 0 sub second register
Offset: 0x44, reset: 0x00000000, access: read-write
0/2 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
MSKSSC
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SSC
rw |
backup register
Offset: 0x50, reset: 0x00000000, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
DATA
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DATA
rw |
backup register
Offset: 0x54, reset: 0x00000000, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
DATA
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DATA
rw |
backup register
Offset: 0x58, reset: 0x00000000, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
DATA
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DATA
rw |
backup register
Offset: 0x5C, reset: 0x00000000, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
DATA
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DATA
rw |
backup register
Offset: 0x60, reset: 0x00000000, access: read-write
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
DATA
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DATA
rw |
0x40002400: Segment LCD controller
5/31 fields covered. Toggle Registers.
SLCD status flag clear register
Offset: 0xC, reset: 0x00000000, access: Unspecified
0/2 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
UPDC
rw |
SOFC
rw |
SLCD display data register
Offset: 0x14, reset: 0x00000000, access: Unspecified
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
SEG_DATA0
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SEG_DATA0
rw |
SLCD display data register
Offset: 0x1C, reset: 0x00000000, access: Unspecified
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
SEG_DATA1
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SEG_DATA1
rw |
SLCD display data register
Offset: 0x24, reset: 0x00000000, access: Unspecified
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
SEG_DATA2
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SEG_DATA2
rw |
SLCD display data register
Offset: 0x2C, reset: 0x00000000, access: Unspecified
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
SEG_DATA3
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SEG_DATA3
rw |
SLCD display data register
Offset: 0x34, reset: 0x00000000, access: Unspecified
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
SEG_DATA4
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SEG_DATA4
rw |
SLCD display data register
Offset: 0x3C, reset: 0x00000000, access: Unspecified
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
SEG_DATA5
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SEG_DATA5
rw |
SLCD display data register
Offset: 0x44, reset: 0x00000000, access: Unspecified
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
SEG_DATA6
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SEG_DATA6
rw |
SLCD display data register
Offset: 0x4C, reset: 0x00000000, access: Unspecified
0/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
SEG_DATA7
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SEG_DATA7
rw |
0x40013000: Serial peripheral interface
46/46 fields covered. Toggle Registers.
data register
Offset: 0xC, reset: 0x0000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DATA
rw |
CRC polynomial register
Offset: 0x10, reset: 0x0007, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CRCPOLY
rw |
Receive CRC register
Offset: 0x14, reset: 0x0000, access: read-only
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RCRC
r |
Transmit CRC register
Offset: 0x18, reset: 0x0000, access: read-only
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
TCRC
r |
I2S prescaler register
Offset: 0x20, reset: 0002, access: read-write
3/3 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
MCKOEN
rw |
OF
rw |
DIV
rw |
Quad wire control register
Offset: 0x80, reset: 0000, access: read-write
3/3 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
IO23_DRV
rw |
QRD
rw |
QMOD
rw |
0x40003800: Serial peripheral interface
46/46 fields covered. Toggle Registers.
data register
Offset: 0xC, reset: 0x0000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DATA
rw |
CRC polynomial register
Offset: 0x10, reset: 0x0007, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CRCPOLY
rw |
Receive CRC register
Offset: 0x14, reset: 0x0000, access: read-only
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RCRC
r |
Transmit CRC register
Offset: 0x18, reset: 0x0000, access: read-only
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
TCRC
r |
I2S prescaler register
Offset: 0x20, reset: 0002, access: read-write
3/3 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
MCKOEN
rw |
OF
rw |
DIV
rw |
Quad wire control register
Offset: 0x80, reset: 0000, access: read-write
3/3 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
IO23_DRV
rw |
QRD
rw |
QMOD
rw |
0x40003C00: Serial peripheral interface
46/46 fields covered. Toggle Registers.
data register
Offset: 0xC, reset: 0x0000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DATA
rw |
CRC polynomial register
Offset: 0x10, reset: 0x0007, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CRCPOLY
rw |
Receive CRC register
Offset: 0x14, reset: 0x0000, access: read-only
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RCRC
r |
Transmit CRC register
Offset: 0x18, reset: 0x0000, access: read-only
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
TCRC
r |
I2S prescaler register
Offset: 0x20, reset: 0002, access: read-write
3/3 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
MCKOEN
rw |
OF
rw |
DIV
rw |
Quad wire control register
Offset: 0x80, reset: 0000, access: read-write
3/3 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
IO23_DRV
rw |
QRD
rw |
QMOD
rw |
0x40010000: System configuration controller
28/28 fields covered. Toggle Registers.
System configuration register 0
Offset: 0x0, reset: 0x00000000, access: read-write
7/7 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
PB9_HCCE
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
TIMER16_DMA_RMP
rw |
TIMER15_DMA_RMP
rw |
USART0_RX_DMA_RMP
rw |
USART0_TX_DMA_RMP
rw |
ADC_DMA_RMP
rw |
BOOT_MODE
r |
System configuration register 1
Offset: 0x4, reset: 0x00000000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SLCD_DECA
rw |
EXTI sources selection register 0
Offset: 0x8, reset: 0x00000000, access: read-write
4/4 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
EXTI3_SS
rw |
EXTI2_SS
rw |
EXTI1_SS
rw |
EXTI0_SS
rw |
EXTI sources selection register 1
Offset: 0xC, reset: 0x00000000, access: read-write
4/4 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
EXTI7_SS
rw |
EXTI6_SS
rw |
EXTI5_SS
rw |
EXTI4_SS
rw |
EXTI sources selection register 2
Offset: 0x10, reset: 0x00000000, access: read-write
4/4 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
EXTI11_SS
rw |
EXTI10_SS
rw |
EXTI9_SS
rw |
EXTI8_SS
rw |
EXTI sources selection register 3
Offset: 0x14, reset: 0x00000000, access: read-write
4/4 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
EXTI15_SS
rw |
EXTI14_SS
rw |
EXTI13_SS
rw |
EXTI12_SS
rw |
System configuration register 2
Offset: 0x18, reset: 0x00000000, access: read-write
4/4 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SRAM_PCEF
rw |
LVD_LOCK
rw |
SRAM_PARITY_ERROR_LOCK
rw |
LOCKUP_LOCK
rw |
0x40012C00: Advanced-timers
130/130 fields covered. Toggle Registers.
control register 0
Offset: 0x0, reset: 0x0000, access: read-write
8/8 fields covered.
Bits 5-6: Counter aligns mode selection.
Allowed values:
0: EdgeAligned: The counter counts up or down depending on the direction bit
1: CenterAlignedCountingDown: The counter counts up and down alternatively. Output compare interrupt flags are set only when the counter is counting down.
2: CenterAlignedCountingUp: The counter counts up and down alternatively. Output compare interrupt flags are set only when the counter is counting up.
3: CenterAlignedCountingUpDown: The counter counts up and down alternatively. Output compare interrupt flags are set both when the counter is counting up or down.
control register 1
Offset: 0x4, reset: 0x0000, access: read-write
12/12 fields covered.
Bits 4-6: Master mode control.
Allowed values:
0: Reset: Use UPG bit from SWEVG register
1: Enable: Use CEN bit from CTL0 register
2: Update: Use the update event
3: CaptureComparePulse: The trigger output send a positive pulse when a capture or a compare match occurred in channel 0
4: CompareO0C: O0CPRE signal is used as trigger output
5: CompareO1C: O1CPRE signal is used as trigger output
6: CompareO2C: O2CPRE signal is used as trigger output
7: CompareO3C: O3CPRE signal is used as trigger output
slave mode configuration register
Offset: 0x8, reset: 0x0000, access: read-write
8/8 fields covered.
Bits 0-2: Slave mode control.
Allowed values:
0: Disabled: Slave mode disabled - if CEN=1 then the prescaler is clocked directly by the internal clock.
1: QuadratureDecoderMode0: Quadrature decoder mode 0 - Counter counts up/down on CI1FE1 edge depending on CI0FE0 level.
2: QuadratureDecoderMode1: Quadrature decoder mode 1 - Counter counts up/down on CI0FE0 edge depending on CI1FE1 level.
3: QuadratureDecoderMode2: Quadrature decoder mode 2 - Counter counts up/down on both CI0FE0 and CI1FE1 edges depending on the level of the other input.
4: RestartMode: Restart Mode - Rising edge of the selected trigger input (TRGI) reinitializes the counter and generates an update of the registers.
5: PauseMode: Pause Mode - The counter clock is enabled when the trigger input (TRGI) is high. The counter stops (but is not reset) as soon as the trigger becomes low. Both start and stop of the counter are controlled.
6: EventMode: Event Mode - The counter starts at a rising edge of the trigger TRGI (but it is not reset). Only the start of the counter is controlled.
7: ExternalClockMode: External Clock Mode 0 - Rising edges of the selected trigger (TRGI) clock the counter.
Bits 4-6: Trigger selection.
Allowed values:
0: ITI0: Internal Trigger 0 (ITI0)
1: ITI1: Internal Trigger 1 (ITI1)
2: ITI2: Internal Trigger 2 (ITI2)
4: CI0F_ED: CI0 Edge Detector (CI0F_ED)
5: CI0FE0: Filtered Timer Input 0 (CI0FE0)
6: CI1FE1: Filtered Timer Input 1 (CI1FE1)
7: ETIFP: External Trigger input (ETIFP)
Bit 7: Master/Slave mode.
Allowed values:
0: NoSync: No action
1: Sync: The effect of an event on the trigger input (TRGI) is delayed to allow a perfect synchronization between the current timer and its slaves (through TRGO). It is useful if we want to synchronize several timers on a single external event.
Bits 8-11: External trigger filter control.
Allowed values:
0: NoFilter: Filter disabled. fSAMP=fDTS, N=1
1: TimerCk_N2: fSAMP=fTIMER_CK, N=2
2: TimerCk_N4: fSAMP=fTIMER_CK, N=4
3: TimerCk_N8: fSAMP=fTIMER_CK, N=8
4: FDTS_Div2_N6: fSAMP=fDTS/2, N=6
5: FDTS_Div2_N8: fSAMP=fDTS/2, N=8
6: FDTS_Div4_N6: fSAMP=fDTS/4, N=6
7: FDTS_Div4_N8: fSAMP=fDTS/4, N=8
8: FDTS_Div8_N6: fSAMP=fDTS/8, N=6
9: FDTS_Div8_N8: fSAMP=fDTS/8, N=8
10: FDTS_Div16_N5: fSAMP=fDTS/16, N=5
11: FDTS_Div16_N6: fSAMP=fDTS/16, N=6
12: FDTS_Div16_N8: fSAMP=fDTS/16, N=8
13: FDTS_Div32_N5: fSAMP=fDTS/32, N=5
14: FDTS_Div32_N6: fSAMP=fDTS/32, N=6
15: FDTS_Div32_N8: fSAMP=fDTS/32, N=8
Channel control register 0 (input mode)
Offset: 0x18, reset: 0x0000, access: read-write
6/6 fields covered.
Bits 4-7: Channel 0 input capture filter control.
Allowed values:
0: NoFilter: Filter disabled. fSAMP=fDTS, N=1
1: TimerCk_N2: fSAMP=fTIMER_CK, N=2
2: TimerCk_N4: fSAMP=fTIMER_CK, N=4
3: TimerCk_N8: fSAMP=fTIMER_CK, N=8
4: FDTS_Div2_N6: fSAMP=fDTS/2, N=6
5: FDTS_Div2_N8: fSAMP=fDTS/2, N=8
6: FDTS_Div4_N6: fSAMP=fDTS/4, N=6
7: FDTS_Div4_N8: fSAMP=fDTS/4, N=8
8: FDTS_Div8_N6: fSAMP=fDTS/8, N=6
9: FDTS_Div8_N8: fSAMP=fDTS/8, N=8
10: FDTS_Div16_N5: fSAMP=fDTS/16, N=5
11: FDTS_Div16_N6: fSAMP=fDTS/16, N=6
12: FDTS_Div16_N8: fSAMP=fDTS/16, N=8
13: FDTS_Div32_N5: fSAMP=fDTS/32, N=5
14: FDTS_Div32_N6: fSAMP=fDTS/32, N=6
15: FDTS_Div32_N8: fSAMP=fDTS/32, N=8
Counter register
Offset: 0x24, reset: 0x0000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CNT
rw |
Prescaler register
Offset: 0x28, reset: 0x0000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PSC
rw |
auto-reload register
Offset: 0x2C, reset: 0x0000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CAR
rw |
repetition counter register
Offset: 0x30, reset: 0x0000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CREP
rw |
Channel 0 capture/compare value register
Offset: 0x34, reset: 0x0000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CH0VAL
rw |
Channel 1 capture/compare value register
Offset: 0x38, reset: 0x0000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CH1VAL
rw |
Channel 2 capture/compare value register
Offset: 0x3C, reset: 0x0000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CH2VAL
rw |
Channel 3 capture/compare value register
Offset: 0x40, reset: 0x0000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CH3VAL
rw |
DMA configuration register
Offset: 0x48, reset: 0x0000, access: read-write
2/2 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DMATC
rw |
DMATA
rw |
DMA Transfer buffer register
Offset: 0x4C, reset: 0x0000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DMATB
rw |
Configuration register
Offset: 0xFC, reset: 0x0000, access: read-write
2/2 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CHVSEL
rw |
OUTSEL
rw |
0x40000000: General-purpose-timers
102/102 fields covered. Toggle Registers.
control register 1
Offset: 0x4, reset: 0x0000, access: read-write
3/3 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
TI0S
rw |
MMC
rw |
DMAS
rw |
Slave mode configuration register
Offset: 0x8, reset: 0x0000, access: read-write
8/8 fields covered.
Bits 0-2: Slave mode control.
Allowed values:
0: Disabled: Slave mode disabled - if CEN=1 then the prescaler is clocked directly by the internal clock.
1: QuadratureDecoderMode0: Quadrature decoder mode 0 - Counter counts up/down on CI1FE1 edge depending on CI0FE0 level.
2: QuadratureDecoderMode1: Quadrature decoder mode 1 - Counter counts up/down on CI0FE0 edge depending on CI1FE1 level.
3: QuadratureDecoderMode2: Quadrature decoder mode 2 - Counter counts up/down on both CI0FE0 and CI1FE1 edges depending on the level of the other input.
4: RestartMode: Restart Mode - Rising edge of the selected trigger input (TRGI) reinitializes the counter and generates an update of the registers.
5: PauseMode: Pause Mode - The counter clock is enabled when the trigger input (TRGI) is high. The counter stops (but is not reset) as soon as the trigger becomes low. Both start and stop of the counter are controlled.
6: EventMode: Event Mode - The counter starts at a rising edge of the trigger TRGI (but it is not reset). Only the start of the counter is controlled.
7: ExternalClockMode: External Clock Mode 0 - Rising edges of the selected trigger (TRGI) clock the counter.
Bits 4-6: Trigger selection.
Allowed values:
0: ITI0: Internal Trigger 0 (ITI0)
1: ITI1: Internal Trigger 1 (ITI1)
2: ITI2: Internal Trigger 2 (ITI2)
4: CI0F_ED: CI0 Edge Detector (CI0F_ED)
5: CI0FE0: Filtered Timer Input 0 (CI0FE0)
6: CI1FE1: Filtered Timer Input 1 (CI1FE1)
7: ETIFP: External Trigger input (ETIFP)
Bit 7: Master/Slave mode.
Allowed values:
0: NoSync: No action
1: Sync: The effect of an event on the trigger input (TRGI) is delayed to allow a perfect synchronization between the current timer and its slaves (through TRGO). It is useful if we want to synchronize several timers on a single external event.
Bits 8-11: External trigger filter control.
Allowed values:
0: NoFilter: Filter disabled. fSAMP=fDTS, N=1
1: TimerCk_N2: fSAMP=fTIMER_CK, N=2
2: TimerCk_N4: fSAMP=fTIMER_CK, N=4
3: TimerCk_N8: fSAMP=fTIMER_CK, N=8
4: FDTS_Div2_N6: fSAMP=fDTS/2, N=6
5: FDTS_Div2_N8: fSAMP=fDTS/2, N=8
6: FDTS_Div4_N6: fSAMP=fDTS/4, N=6
7: FDTS_Div4_N8: fSAMP=fDTS/4, N=8
8: FDTS_Div8_N6: fSAMP=fDTS/8, N=6
9: FDTS_Div8_N8: fSAMP=fDTS/8, N=8
10: FDTS_Div16_N5: fSAMP=fDTS/16, N=5
11: FDTS_Div16_N6: fSAMP=fDTS/16, N=6
12: FDTS_Div16_N8: fSAMP=fDTS/16, N=8
13: FDTS_Div32_N5: fSAMP=fDTS/32, N=5
14: FDTS_Div32_N6: fSAMP=fDTS/32, N=6
15: FDTS_Div32_N8: fSAMP=fDTS/32, N=8
Counter register
Offset: 0x24, reset: 0x00000000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
CNT
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CNT
rw |
Prescaler register
Offset: 0x28, reset: 0x0000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PSC
rw |
Counter auto reload register
Offset: 0x2C, reset: 0x0000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
CAR
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CAR
rw |
Channel 0 capture/compare value register
Offset: 0x34, reset: 0x00000000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
CH0VAL
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CH0VAL
rw |
Channel 1 capture/compare value register
Offset: 0x38, reset: 0x00000000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
CH1VAL
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CH1VAL
rw |
Channel 2 capture/compare value registerV
Offset: 0x3C, reset: 0x00000000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
CH2VAL
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CH2VAL
rw |
Channel 3 capture/compare value register
Offset: 0x40, reset: 0x00000000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
CH3VAL
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CH3VAL
rw |
DMA configuration register
Offset: 0x48, reset: 0x0000, access: read-write
2/2 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DMATC
rw |
DMATA
rw |
DMA Transfer buffer register
Offset: 0x4C, reset: 0x0000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DMATB
rw |
Configuration register
Offset: 0xFC, reset: 0x0000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CHVSEL
rw |
0x40002000: General-purpose-timers
29/29 fields covered. Toggle Registers.
Interrupt enable register
Offset: 0xC, reset: 0x0000, access: read-write
2/2 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CH0IE
rw |
UPIE
rw |
interrupt flag register
Offset: 0x10, reset: 0x0000, access: read-write
3/3 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CH0OF
rw |
CH0IF
rw |
UPIF
rw |
Software event generation register
Offset: 0x14, reset: 0x0000, access: write-only
2/2 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CH0G
w |
UPG
w |
Channel control register 0 (input mode)
Offset: 0x18, reset: 0x0000, access: read-write
3/3 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CH0CAPFLT
rw |
CH0CAPPSC
rw |
CH0MS
rw |
Channel control register 2
Offset: 0x20, reset: 0x0000, access: read-write
3/3 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CH0NP
rw |
CH0P
rw |
CH0EN
rw |
Counter register
Offset: 0x24, reset: 0x0000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CNT
rw |
Prescaler register
Offset: 0x28, reset: 0x0000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PSC
rw |
Counter auto reload register
Offset: 0x2C, reset: 0x0000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CAR
rw |
Channel 0 capture/compare value register
Offset: 0x34, reset: 0x0000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CH0VAL
rw |
Channel input remap register
Offset: 0x50, reset: 0x0000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CI0_RMP
rw |
configuration register
Offset: 0xFC, reset: 0x0000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CHVSEL
rw |
0x40014000: General-purpose-timers
82/82 fields covered. Toggle Registers.
Slave mode configuration register
Offset: 0x8, reset: 0x0000, access: read-write
3/3 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
MSM
rw |
TRGS
rw |
SMC
rw |
Bits 0-2: Slave mode control.
Allowed values:
0: Disabled: Slave mode disabled - if CEN=1 then the prescaler is clocked directly by the internal clock.
4: RestartMode: Restart Mode - Rising edge of the selected trigger input (TRGI) reinitializes the counter and generates an update of the registers.
5: PauseMode: Pause Mode - The counter clock is enabled when the trigger input (TRGI) is high. The counter stops (but is not reset) as soon as the trigger becomes low. Both start and stop of the counter are controlled.
6: EventMode: Event Mode - The counter starts at a rising edge of the trigger TRGI (but it is not reset). Only the start of the counter is controlled.
7: ExternalClockMode: External Clock Mode 0 - Rising edges of the selected trigger (TRGI) clock the counter.
Bit 7: Master/Slave mode.
Allowed values:
0: NoSync: No action
1: Sync: The effect of an event on the trigger input (TRGI) is delayed to allow a perfect synchronization between the current timer and its slaves (through TRGO). It is useful if we want to synchronize several timers on a single external event.
Channel 0 enable
Offset: 0x24, reset: 0x0000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CNT
rw |
Prescaler register
Offset: 0x28, reset: 0x0000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PSC
rw |
Counter auto reload register
Offset: 0x2C, reset: 0x00000000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CAR
rw |
Counter repetition register
Offset: 0x30, reset: 0x0000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CREP
rw |
Channel 0 capture/compare value register
Offset: 0x34, reset: 0x00000000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CH0VAL
rw |
Channel 1 capture/compare value register
Offset: 0x38, reset: 0x00000000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CH1VAL
rw |
DMA configuration register
Offset: 0x48, reset: 0x0000, access: read-write
2/2 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DMATC
rw |
DMATA
rw |
DMA transfer buffer register
Offset: 0x4C, reset: 0x0000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DMATB
rw |
configuration register
Offset: 0xFC, reset: 0x0000, access: read-write
2/2 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CHVSEL
rw |
OUTSEL
rw |
0x40014400: General-purpose-timers
56/56 fields covered. Toggle Registers.
Software event generation register
Offset: 0x14, reset: 0x0000, access: write-only
4/4 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
BRKG
w |
CMTG
w |
CH0G
w |
UPG
w |
Channel control register 0 (input mode)
Offset: 0x18, reset: 0x0000, access: read-write
3/3 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CH0CAPFLT
rw |
CH0CAPPSC
rw |
CH0MS
rw |
Channel control register 2
Offset: 0x20, reset: 0x0000, access: read-write
4/4 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CH0NP
rw |
CH0NEN
rw |
CH0P
rw |
CH0EN
rw |
counter
Offset: 0x24, reset: 0x0000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CNT
rw |
Prescaler register
Offset: 0x28, reset: 0x0000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PSC
rw |
Counter auto reload register
Offset: 0x2C, reset: 0x00000000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CAR
rw |
Counter repetition register
Offset: 0x30, reset: 0x0000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CREP
rw |
Channel 0 capture/compare value register
Offset: 0x34, reset: 0x0000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CH0VAL
rw |
DMA configuration register
Offset: 0x48, reset: 0x0000, access: read-write
2/2 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DMATC
rw |
DMATA
rw |
DMA transfer buffer register
Offset: 0x4C, reset: 0x0000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DMATB
rw |
configuration register
Offset: 0xFC, reset: 0x0000, access: read-write
2/2 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CHVSEL
rw |
OUTSEL
rw |
0x40014800: General-purpose-timers
56/56 fields covered. Toggle Registers.
Software event generation register
Offset: 0x14, reset: 0x0000, access: write-only
4/4 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
BRKG
w |
CMTG
w |
CH0G
w |
UPG
w |
Channel control register 0 (input mode)
Offset: 0x18, reset: 0x0000, access: read-write
3/3 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CH0CAPFLT
rw |
CH0CAPPSC
rw |
CH0MS
rw |
Channel control register 2
Offset: 0x20, reset: 0x0000, access: read-write
4/4 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CH0NP
rw |
CH0NEN
rw |
CH0P
rw |
CH0EN
rw |
counter
Offset: 0x24, reset: 0x0000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CNT
rw |
Prescaler register
Offset: 0x28, reset: 0x0000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PSC
rw |
Counter auto reload register
Offset: 0x2C, reset: 0x00000000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CAR
rw |
Counter repetition register
Offset: 0x30, reset: 0x0000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CREP
rw |
Channel 0 capture/compare value register
Offset: 0x34, reset: 0x0000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CH0VAL
rw |
DMA configuration register
Offset: 0x48, reset: 0x0000, access: read-write
2/2 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DMATC
rw |
DMATA
rw |
DMA transfer buffer register
Offset: 0x4C, reset: 0x0000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DMATB
rw |
configuration register
Offset: 0xFC, reset: 0x0000, access: read-write
2/2 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CHVSEL
rw |
OUTSEL
rw |
0x40000400: General-purpose-timers
102/102 fields covered. Toggle Registers.
control register 1
Offset: 0x4, reset: 0x0000, access: read-write
3/3 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
TI0S
rw |
MMC
rw |
DMAS
rw |
Slave mode configuration register
Offset: 0x8, reset: 0x0000, access: read-write
8/8 fields covered.
Bits 0-2: Slave mode control.
Allowed values:
0: Disabled: Slave mode disabled - if CEN=1 then the prescaler is clocked directly by the internal clock.
1: QuadratureDecoderMode0: Quadrature decoder mode 0 - Counter counts up/down on CI1FE1 edge depending on CI0FE0 level.
2: QuadratureDecoderMode1: Quadrature decoder mode 1 - Counter counts up/down on CI0FE0 edge depending on CI1FE1 level.
3: QuadratureDecoderMode2: Quadrature decoder mode 2 - Counter counts up/down on both CI0FE0 and CI1FE1 edges depending on the level of the other input.
4: RestartMode: Restart Mode - Rising edge of the selected trigger input (TRGI) reinitializes the counter and generates an update of the registers.
5: PauseMode: Pause Mode - The counter clock is enabled when the trigger input (TRGI) is high. The counter stops (but is not reset) as soon as the trigger becomes low. Both start and stop of the counter are controlled.
6: EventMode: Event Mode - The counter starts at a rising edge of the trigger TRGI (but it is not reset). Only the start of the counter is controlled.
7: ExternalClockMode: External Clock Mode 0 - Rising edges of the selected trigger (TRGI) clock the counter.
Bits 4-6: Trigger selection.
Allowed values:
0: ITI0: Internal Trigger 0 (ITI0)
1: ITI1: Internal Trigger 1 (ITI1)
2: ITI2: Internal Trigger 2 (ITI2)
4: CI0F_ED: CI0 Edge Detector (CI0F_ED)
5: CI0FE0: Filtered Timer Input 0 (CI0FE0)
6: CI1FE1: Filtered Timer Input 1 (CI1FE1)
7: ETIFP: External Trigger input (ETIFP)
Bit 7: Master/Slave mode.
Allowed values:
0: NoSync: No action
1: Sync: The effect of an event on the trigger input (TRGI) is delayed to allow a perfect synchronization between the current timer and its slaves (through TRGO). It is useful if we want to synchronize several timers on a single external event.
Bits 8-11: External trigger filter control.
Allowed values:
0: NoFilter: Filter disabled. fSAMP=fDTS, N=1
1: TimerCk_N2: fSAMP=fTIMER_CK, N=2
2: TimerCk_N4: fSAMP=fTIMER_CK, N=4
3: TimerCk_N8: fSAMP=fTIMER_CK, N=8
4: FDTS_Div2_N6: fSAMP=fDTS/2, N=6
5: FDTS_Div2_N8: fSAMP=fDTS/2, N=8
6: FDTS_Div4_N6: fSAMP=fDTS/4, N=6
7: FDTS_Div4_N8: fSAMP=fDTS/4, N=8
8: FDTS_Div8_N6: fSAMP=fDTS/8, N=6
9: FDTS_Div8_N8: fSAMP=fDTS/8, N=8
10: FDTS_Div16_N5: fSAMP=fDTS/16, N=5
11: FDTS_Div16_N6: fSAMP=fDTS/16, N=6
12: FDTS_Div16_N8: fSAMP=fDTS/16, N=8
13: FDTS_Div32_N5: fSAMP=fDTS/32, N=5
14: FDTS_Div32_N6: fSAMP=fDTS/32, N=6
15: FDTS_Div32_N8: fSAMP=fDTS/32, N=8
Counter register
Offset: 0x24, reset: 0x00000000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
CNT
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CNT
rw |
Prescaler register
Offset: 0x28, reset: 0x0000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PSC
rw |
Counter auto reload register
Offset: 0x2C, reset: 0x0000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
CAR
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CAR
rw |
Channel 0 capture/compare value register
Offset: 0x34, reset: 0x00000000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
CH0VAL
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CH0VAL
rw |
Channel 1 capture/compare value register
Offset: 0x38, reset: 0x00000000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
CH1VAL
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CH1VAL
rw |
Channel 2 capture/compare value registerV
Offset: 0x3C, reset: 0x00000000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
CH2VAL
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CH2VAL
rw |
Channel 3 capture/compare value register
Offset: 0x40, reset: 0x00000000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
CH3VAL
rw |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CH3VAL
rw |
DMA configuration register
Offset: 0x48, reset: 0x0000, access: read-write
2/2 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DMATC
rw |
DMATA
rw |
DMA Transfer buffer register
Offset: 0x4C, reset: 0x0000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DMATB
rw |
Configuration register
Offset: 0xFC, reset: 0x0000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CHVSEL
rw |
0x40001000: Basic-timers
13/13 fields covered. Toggle Registers.
control register 1
Offset: 0x4, reset: 0x0000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
MMC
rw |
DMA/Interrupt enable register
Offset: 0xC, reset: 0x0000, access: read-write
2/2 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
UPDEN
rw |
UPIE
rw |
status register
Offset: 0x10, reset: 0x0000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
UPIF
rw |
Software event generation register
Offset: 0x14, reset: 0x0000, access: write-only
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
UPG
w |
Counter register
Offset: 0x24, reset: 0x00000000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CNT
rw |
Prescaler register
Offset: 0x28, reset: 0x0000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PSC
rw |
Counter auto reload register
Offset: 0x2C, reset: 0x00000000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CAR
rw |
0x40024000: Touch sensing Interface
12/132 fields covered. Toggle Registers.
interrupt enable register
Offset: 0x4, reset: 0x00000000, access: read-write
0/2 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
MNERRIE
rw |
CTCFIE
rw |
interrupt flag clear register
Offset: 0x8, reset: 0x00000000, access: read-write
0/2 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CMNERR
rw |
CCTCF
rw |
interrupt flag register
Offset: 0xC, reset: 0x00000000, access: read-write
0/2 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
MNERR
rw |
CTCF
rw |
I/O group x cycle number register
Offset: 0x34, reset: 0x00000000, access: read-only
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CYCN
r |
I/O group x cycle number register
Offset: 0x38, reset: 0x00000000, access: read-only
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CYCN
r |
I/O group x cycle number register
Offset: 0x3C, reset: 0x00000000, access: read-only
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CYCN
r |
I/O group x cycle number register
Offset: 0x40, reset: 0x00000000, access: read-only
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CYCN
r |
I/O group x cycle number register
Offset: 0x44, reset: 0x00000000, access: read-only
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CYCN
r |
I/O group x cycle number register
Offset: 0x48, reset: 0x00000000, access: read-only
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CYCN
r |
0x40013800: Universal synchronous asynchronous receiver transmitter
104/104 fields covered. Toggle Registers.
Control register 2
Offset: 0x8, reset: 0x00000000, access: read-write
19/19 fields covered.
Bit 12: Overrun Disable.
Allowed values:
0: Enabled: Overrun Error Flag, ORE, is set when received data is not read before receiving new data
1: Disabled: Overrun functionality is disabled. If new data is received while the RXNE flag is still set the ORE flag is not set and the new received data overwrites the previous content of the RDATA register
Baud rate generator register
Offset: 0xC, reset: 0x00000000, access: read-write
2/2 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
INTDIV
rw |
FRADIV
rw |
Prescaler and guard time configuration register
Offset: 0x10, reset: 0x00000000, access: read-write
2/2 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GUAT
rw |
PSC
rw |
Receiver timeout register
Offset: 0x14, reset: 0x00000000, access: read-write
2/2 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
BL
rw |
RT
rw |
||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RT
rw |
Receive data register
Offset: 0x24, reset: 0x00000000, access: read-only
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RDATA
r |
Transmit data register
Offset: 0x28, reset: 0x00000000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
TDATA
rw |
0x40004400: Universal synchronous asynchronous receiver transmitter
104/104 fields covered. Toggle Registers.
Control register 2
Offset: 0x8, reset: 0x00000000, access: read-write
19/19 fields covered.
Bit 12: Overrun Disable.
Allowed values:
0: Enabled: Overrun Error Flag, ORE, is set when received data is not read before receiving new data
1: Disabled: Overrun functionality is disabled. If new data is received while the RXNE flag is still set the ORE flag is not set and the new received data overwrites the previous content of the RDATA register
Baud rate generator register
Offset: 0xC, reset: 0x00000000, access: read-write
2/2 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
INTDIV
rw |
FRADIV
rw |
Prescaler and guard time configuration register
Offset: 0x10, reset: 0x00000000, access: read-write
2/2 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GUAT
rw |
PSC
rw |
Receiver timeout register
Offset: 0x14, reset: 0x00000000, access: read-write
2/2 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
BL
rw |
RT
rw |
||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RT
rw |
Receive data register
Offset: 0x24, reset: 0x00000000, access: read-only
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RDATA
r |
Transmit data register
Offset: 0x28, reset: 0x00000000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
TDATA
rw |
0x40002C00: Window watchdog timer
6/6 fields covered. Toggle Registers.
Control register
Offset: 0x0, reset: 0x0000007F, access: read-write
2/2 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
WDGTEN
rw |
CNT
rw |
Configuration register
Offset: 0x4, reset: 0x0000007F, access: read-write
3/3 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
EWIE
rw |
PSC
rw |
WIN
rw |
Status register
Offset: 0x8, reset: 0x00000000, access: read-write
1/1 fields covered.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
EWIF
rw |